DDRII
Abstract: CY7C2270KV18 CY7C2268KV18 3M Touch Systems
Text: CY7C2266KV18, CY7C2277KV18 CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36 Mbit density (4 M x 8, 4 M × 9, 2 M × 18, 1 M × 36)
|
Original
|
CY7C2266KV18,
CY7C2277KV18
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2266KV18
CY7C2277KV18
CY7C2268KV18
DDRII
CY7C2270KV18
CY7C2268KV18
3M Touch Systems
|
PDF
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C2266KV18, CY7C2277KV18 CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36 Mbit density (4 M x 8, 4 M × 9, 2 M × 18, 1 M × 36)
|
Original
|
CY7C2266KV18,
CY7C2277KV18
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2266KV18
3M Touch Systems
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY7C2268KV18/CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
CY7C2268KV18/CY7C2270KV18
36-Mbit
CY7C2268KV18
CY7C2270KV18
|
PDF
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2268KV18
3M Touch Systems
|
PDF
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2268KV18
3M Touch Systems
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2268KV18
|
PDF
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C2268KV18, CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)
|
Original
|
CY7C2268KV18,
CY7C2270KV18
36-Mbit
CY7C2268KV18
3M Touch Systems
|
PDF
|