bzx 850
Abstract: bzx 850 30
Text: CY7C1412AV18 CY7C1414AV18 36 Mbit QDR II SRAM Two Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for high bandwidth ■ 2-word burst on all accesses
|
Original
|
PDF
|
CY7C1412AV18
CY7C1414AV18
CY7C1412AV18,
CY7C1414AV18
bzx 850
bzx 850 30
|
CY7C1422AV18
Abstract: CY7C1423AV18 CY7C1424AV18 CY7C1429AV18
Text: CY7C1422AV18, CY7C1429AV18 CY7C1423AV18, CY7C1424AV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1422AV18,
CY7C1429AV18
CY7C1423AV18,
CY7C1424AV18
36-Mbit
CY7C1422AV18
CY7C1423AV18
CY7C1424AV18
CY7C1429AV18
|
CY7C1520V18-200BZXC
Abstract: CY7C1520V18-300BZC CY7C1518V18-300BZC CY7C1516V18 CY7C1518V18 CY7C1520V18 CY7C1527V18
Text: CY7C1516V18, CY7C1527V18 CY7C1518V18, CY7C1520V18 72-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 72-Mbit density 8M x 8, 8M x 9, 4M x 18, 2M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1516V18,
CY7C1527V18
CY7C1518V18,
CY7C1520V18
72-Mbit
CY7C1520V18-200BZXC
CY7C1520V18-300BZC
CY7C1518V18-300BZC
CY7C1516V18
CY7C1518V18
CY7C1520V18
CY7C1527V18
|
CY7C1512V18-250BZXC
Abstract: CY7C1510V18 CY7C1512V18 CY7C1514V18 CY7C1525V18
Text: CY7C1510V18, CY7C1525V18 CY7C1512V18, CY7C1514V18 72-Mbit QDR -II SRAM 2-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1510V18,
CY7C1525V18
CY7C1512V18,
CY7C1514V18
72-Mbit
CY7C1512V18-250BZXC
CY7C1510V18
CY7C1512V18
CY7C1514V18
CY7C1525V18
|
Untitled
Abstract: No abstract text available
Text: CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36 Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1422JV18,
CY7C1429JV18
CY7C1423JV18,
CY7C1424JV18
36-Mbit
CY7C1429JV18,
CY7C1424JV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1412AV18 CY7C1414AV18 36 Mbit QDR II SRAM Two Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for high bandwidth ■ 2-word burst on all accesses
|
Original
|
PDF
|
CY7C1412AV18
CY7C1414AV18
CY7C1412AV18,
CY7C1414AV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1418AV18 CY7C1420AV18 36 Mbit DDR II SRAM Two Word Burst Architecture Features Functional Description • 36 Mbit density 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ Two word burst for reducing address bus frequency ■ Double Data Rate (DDR) interfaces
|
Original
|
PDF
|
CY7C1418AV18
CY7C1420AV18
CY7C1418AV18,
CY7C1420AV18
CY7C1420AV18,
|
Untitled
Abstract: No abstract text available
Text: CY7C1422AV18, CY7C1429AV18 CY7C1423AV18, CY7C1424AV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M × 9, 2M × 18, 1M × 36 ■ 300 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1422AV18,
CY7C1429AV18
CY7C1423AV18,
CY7C1424AV18
36-Mbit
CY7C1429AV18,
CY7C1424AV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1311BV18, CY7C1911BV18 CY7C1313BV18, CY7C1315BV18 18-Mbit QDR -II SRAM 4-Word Burst Architecture 18-Mbit QDR™-II SRAM 4-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions
|
Original
|
PDF
|
CY7C1311BV18,
CY7C1911BV18
CY7C1313BV18,
CY7C1315BV18
18-Mbit
CY7C1911BV18,
CY7C1315BV18
|
CY7C1312BV18
Abstract: CY7C1314BV18 CY7C1312
Text: CY7C1312BV18 CY7C1314BV18 18 Mbit QDR II SRAM Two Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for high bandwidth ■ 2-word burst on all accesses
|
Original
|
PDF
|
CY7C1312BV18
CY7C1314BV18
CY7C1312BV18
CY7C1314BV18
CY7C1312
|
CY7C1510V18
Abstract: CY7C1512V18 CY7C1514V18
Text: CY7C1512V18 CY7C1514V18 72 Mbit QDR II SRAM Two Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for High Bandwidth ■ 2 word burst on all accesses
|
Original
|
PDF
|
CY7C1512V18
CY7C1514V18
CY7C1510V18
CY7C1512V18
CY7C1514V18
|
CY7C1513V18-167BZXI
Abstract: CY7C1511V18 CY7C1513V18 CY7C1515V18 CY7C1526V18
Text: CY7C1511V18, CY7C1526V18 CY7C1513V18, CY7C1515V18 72-Mbit QDR -II SRAM 4-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 300 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1511V18,
CY7C1526V18
CY7C1513V18,
CY7C1515V18
72-Mbit
CY7C1513V18-167BZXI
CY7C1511V18
CY7C1513V18
CY7C1515V18
CY7C1526V18
|
HD 46802
Abstract: CY7C1411AV18 CY7C1413AV18 CY7C1415AV18 CY7C1426AV18
Text: CY7C1411AV18, CY7C1426AV18 CY7C1413AV18, CY7C1415AV18 36-Mbit QDR -II SRAM 4-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 300 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1411AV18,
CY7C1426AV18
CY7C1413AV18,
CY7C1415AV18
36-Mbit
HD 46802
CY7C1411AV18
CY7C1413AV18
CY7C1415AV18
CY7C1426AV18
|
Untitled
Abstract: No abstract text available
Text: THIS SPEC IS OBSOLETE Spec No: 38-05363 Spec Title: CY7C1511V18/CY7C1526V18/CY7C1513V18/ CY7C1515V18 72-MBIT QDR R II SRAM 4-WORD BURST ARCHITECTURE Sunset Owner: Jayasree Nayar (NJY) Replaced by: None CY7C1511V18, CY7C1526V18 CY7C1513V18, CY7C1515V18
|
Original
|
PDF
|
CY7C1511V18/CY7C1526V18/CY7C1513V18/
CY7C1515V18
72-MBIT
CY7C1511V18,
CY7C1526V18
CY7C1513V18,
CY7C1515V18
CY7C1526V18,
|
|
CY7C1312BV18-167BZC
Abstract: No abstract text available
Text: CY7C1312BV18 CY7C1314BV18 18-Mbit QDR II SRAM Two-Word Burst Architecture 18-Mbit QDR® II SRAM Two-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 250 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1312BV18
CY7C1314BV18
18-Mbit
CY7C1312BV18,
CY7C1314BV18
CY7C1312BV18-167BZC
|
Untitled
Abstract: No abstract text available
Text: CY7C1422AV18, CY7C1429AV18 CY7C1423AV18, CY7C1424AV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M × 9, 2M × 18, 1M × 36 ■ 300 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1422AV18,
CY7C1429AV18
CY7C1423AV18,
CY7C1424AV18
36-Mbit
CY7C1429AV18,
CY7C1424AV18
|
Untitled
Abstract: No abstract text available
Text: THIS SPEC IS OBSOLETE Spec No: 001-44700 Spec Title: CY7C1522JV18/CY7C1529JV18/CY7C1523JV18 CY7C1524JV18 72-MBIT DDR-II SIO SRAM 2 -WORD BURST ARCHITECTURE Sunset Owner: Anuj Chakrapani AJU Replaced by: None CY7C1522JV18, CY7C1529JV18 CY7C1523JV18, CY7C1524JV18
|
Original
|
PDF
|
CY7C1522JV18/CY7C1529JV18/CY7C1523JV18
CY7C1524JV18
72-MBIT
CY7C1522JV18,
CY7C1529JV18
CY7C1523JV18,
CY7C1524JV18
|
CY7C1411AV18
Abstract: CY7C1413AV18 CY7C1415AV18 CY7C1426AV18
Text: CY7C1411AV18, CY7C1426AV18 CY7C1413AV18, CY7C1415AV18 36-Mbit QDR -II SRAM 4-Word Burst Architecture Features Functional Description • Separate independent read and write data ports ❐ Supports concurrent transactions ■ 300 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1411AV18,
CY7C1426AV18
CY7C1413AV18,
CY7C1415AV18
36-Mbit
CY7C1411AV18
CY7C1413AV18
CY7C1415AV18
CY7C1426AV18
|
CY7C1418AV18
Abstract: CY7C1420AV18
Text: CY7C1418AV18 CY7C1420AV18 36 Mbit DDR II SRAM Two Word Burst Architecture Features Functional Description • 36 Mbit density 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ Two word burst for reducing address bus frequency ■ Double Data Rate (DDR) interfaces
|
Original
|
PDF
|
CY7C1418AV18
CY7C1420AV18
600MHz)
CY7C1418AV18
CY7C1420AV18
|
CY7C1416AV18
Abstract: CY7C1418AV18 CY7C1420AV18 CY7C1427AV18
Text: CY7C1416AV18, CY7C1427AV18 CY7C1418AV18, CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18,
CY7C1427AV18
CY7C1418AV18,
CY7C1420AV18
36-Mbit
600MHz)
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
CY7C1427AV18
|
CY7C1520V18-300BZC
Abstract: CY7C1516V18 CY7C1518V18 CY7C1520V18 CY7C1527V18
Text: CY7C1516V18, CY7C1527V18 CY7C1518V18, CY7C1520V18 72-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 72-Mbit density 8M x 8, 8M x 9, 4M x 18, 2M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1516V18,
CY7C1527V18
CY7C1518V18,
CY7C1520V18
72-Mbit
CY7C1520V18-300BZC
CY7C1516V18
CY7C1518V18
CY7C1520V18
CY7C1527V18
|
Untitled
Abstract: No abstract text available
Text: CY7C1522JV18, CY7C1529JV18 CY7C1523JV18, CY7C1524JV18 72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 72 Mbit Density 8M x 8, 8M x 9, 4M x 18, 2M x 36 ■ 300 MHz Clock for High Bandwidth ■ 2-word Burst for reducing Address Bus Frequency
|
Original
|
PDF
|
CY7C1522JV18,
CY7C1529JV18
CY7C1523JV18,
CY7C1524JV18
72-Mbit
|
renesas Lot Code Identification
Abstract: 3M Touch Systems
Text: CYRS1543AV18 CYRS1545AV18 72-Mbit QDR II+ SRAM Four-Word Burst Architecture with RadStop Technology 72-Mbit QDR® II+ SRAM Four-Word Burst Architecture with RadStop™ Technology Radiation Performance Radiation Data • Total Dose =300 Krad ■ Soft error rate both Heavy Ion and proton
|
Original
|
PDF
|
CYRS1543AV18
CYRS1545AV18
72-Mbit
165-ball
renesas Lot Code Identification
3M Touch Systems
|
Untitled
Abstract: No abstract text available
Text: CYRS1542AV18 CYRS1544AV18 72-Mbit QDR II+ SRAM Two-Word Burst Architecture with RadStop Technology 72-Mbit QDR® II+ SRAM Two-Word Burst Architecture with RadStop™ Technology Radiation Performance Radiation Data • Total Dose =300 Krad ■ Soft error rate both Heavy Ion and proton
|
Original
|
PDF
|
CYRS1542AV18
CYRS1544AV18
72-Mbit
165-ball
|