Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    C2910A Search Results

    SF Impression Pixel

    C2910A Price and Stock

    Analog Devices Inc DC2910A

    EVAL BOARD FOR LTM4691
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey DC2910A Box 1
    • 1 $77.35
    • 10 $77.35
    • 100 $77.35
    • 1000 $77.35
    • 10000 $77.35
    Buy Now
    Mouser Electronics DC2910A 4
    • 1 $76.83
    • 10 $76.83
    • 100 $76.83
    • 1000 $76.83
    • 10000 $76.83
    Buy Now
    Newark DC2910A Bulk 2 1
    • 1 $79.9
    • 10 $79.9
    • 100 $79.9
    • 1000 $79.9
    • 10000 $79.9
    Buy Now
    Analog Devices Inc DC2910A 78
    • 1 $77.35
    • 10 $77.35
    • 100 $77.35
    • 1000 $77.35
    • 10000 $77.35
    Buy Now
    Richardson RFPD DC2910A 1
    • 1 $73.44
    • 10 $73.44
    • 100 $73.44
    • 1000 $73.44
    • 10000 $73.44
    Buy Now

    C2910A Datasheets (1)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    C2910A Cast Microprogram Controller Megafunction Original PDF

    C2910A Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    AMD2910

    Abstract: AM2910A microcontroller using vhdl vhdl code for multiplexer 16 to 1 using 4 to 1 C2910A XC4005XL vhdl code for 4 bit counter
    Text: C2910A Microprogram Controller January 12, 1998 Product Specification AllianceCORE Facts CAST, Inc. 24 White Birch Drive Pomona, New York 10907 USA Phone: +1 914-354-4945 Fax: +1 914-354-0325 E-Mail: [email protected] URL : www.cast-inc.com Features •


    Original
    PDF C2910A AMD2910A 12-bit AMD2910 AM2910A microcontroller using vhdl vhdl code for multiplexer 16 to 1 using 4 to 1 XC4005XL vhdl code for 4 bit counter

    AMD2910

    Abstract: verilog hdl code for multiplexer 4 to 1 vhdl code for multiplexer 16 to 1 using 4 to 1 AM2910A C2910A Same Functionality Pinout verilog code 16 bit UP COUNTER
    Text: C2910A Microprogram Controller February 22, 1999 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Core Documentation Design File Formats EDIF Netlist VHDL/Verilog Source RTL available extra Constraints File


    Original
    PDF C2910A C2910A AMD2910 verilog hdl code for multiplexer 4 to 1 vhdl code for multiplexer 16 to 1 using 4 to 1 AM2910A Same Functionality Pinout verilog code 16 bit UP COUNTER

    verilog hdl code for multiplexer 4 to 1

    Abstract: microprogram verilog code 16 bit UP COUNTER 2910A vhdl code for multiplexer vhdl code for 4 bit counter AM2910A verilog code for multiplexer 16 to 1 vhdl code for multiplexer 2 to 1 EP1C20-6
    Text: C2910A Microprogram Controller Megafunction General Description The C2910A microprogram controller megafunction is an address sequencer that controls the sequence of execution for the microinstructions stored in microprogram memory. The megafunction can sequentially


    Original
    PDF C2910A C2910A 096microword 12-bit verilog hdl code for multiplexer 4 to 1 microprogram verilog code 16 bit UP COUNTER 2910A vhdl code for multiplexer vhdl code for 4 bit counter AM2910A verilog code for multiplexer 16 to 1 vhdl code for multiplexer 2 to 1 EP1C20-6

    verilog code for 64 point fft

    Abstract: vhdl code for FFT 32 point verilog code for 256 point fft based on asic vhdl code for FFT based on distributed arithmetic verilog code for FFT 32 point 8255 interface with 8051 xilinx logicore core dds verilog code 16 bit processor fft XILINX vhdl code REED SOLOMON encoder decoder VHDL CODE FOR 8255
    Text: 02 001-014_devsys.fm Page 5 Tuesday, March 14, 2000 10:55 AM IP Solutions: System-Level Designs for FPGAs R February 15, 2000 v3.0 2* Background Designers everywhere are using Xilinx FPGAs to implement system-level functions in demanding applications including communications, high-speed networking, image


    Original
    PDF 16-point 64-bit, PCI64 32-bit, PCI32 verilog code for 64 point fft vhdl code for FFT 32 point verilog code for 256 point fft based on asic vhdl code for FFT based on distributed arithmetic verilog code for FFT 32 point 8255 interface with 8051 xilinx logicore core dds verilog code 16 bit processor fft XILINX vhdl code REED SOLOMON encoder decoder VHDL CODE FOR 8255

    HDTV transmitter receivers block diagram

    Abstract: 20 channel GRAPHIC EQUALIZER eureka pci 64 10 channel GRAPHIC EQUALIZER block diagram graphic equalizer image processing DSP asic sican dsp adsl typical "bit error rate" MPEG-4 decoder receiver ADSL Modem circuit diagram
    Text: ¨ Megafunctions Selector Guide System-on-a-Programmable-Chip Solutions June 1999 Contents 2 Introduction to Altera Megafunctions 4 Digital Signal Processing Megafunctions 7 Communications Megafunctions 8 PCI & Other Bus Interface Megafunctions 10 Processor & Peripheral Megafunctions


    Original
    PDF M-SG-MEGAFCTN-02 HDTV transmitter receivers block diagram 20 channel GRAPHIC EQUALIZER eureka pci 64 10 channel GRAPHIC EQUALIZER block diagram graphic equalizer image processing DSP asic sican dsp adsl typical "bit error rate" MPEG-4 decoder receiver ADSL Modem circuit diagram

    v8 urisc

    Abstract: usb 2.0 implementation using verilog vhdl code for BCD to binary adder XF8255 vhdl code for 8-bit serial adder C2901 M8254 M8255 Distributors and Sales Partners XC4000
    Text: CORE Solutions Overview R November 24, 1998 Version 2.0 2* Background The ASIC core industry has been developing for over a decade. Today there exists a wealth of intellectual property (IP) that is readily available from numerous sources. During this time, however, programmable logic did not have the


    Original
    PDF li16-Tap, v8 urisc usb 2.0 implementation using verilog vhdl code for BCD to binary adder XF8255 vhdl code for 8-bit serial adder C2901 M8254 M8255 Distributors and Sales Partners XC4000

    verilog code for BPSK

    Abstract: verilog code for 2D linear convolution filtering verilog code for discrete linear convolution ep330 PLMQ7192/256-160NC convolution Filter verilog HDL code AN-084 EPC1PC8 EPM7160 Transition verilog code image processing filtering
    Text: Newsletter for Altera Customers ◆ Second Quarter ◆ May 1997 Altera Announces MAX Roadmap with 3.3-V, ISP-Capable Michelangelo Family Altera recently unveiled plans for the next-generation MAX programmable logic device PLD family, code-named Michelangelo.


    Original
    PDF 35micron, verilog code for BPSK verilog code for 2D linear convolution filtering verilog code for discrete linear convolution ep330 PLMQ7192/256-160NC convolution Filter verilog HDL code AN-084 EPC1PC8 EPM7160 Transition verilog code image processing filtering

    manual SPARTAN-3 XC3S400 evaluation kit

    Abstract: hcl l21 usb power supply circuit diagram verilog code for Modified Booth algorithm vhdl code for lcd of spartan3E UG331 TT 2222 Horizontal Output Transistor pins out dia verilog for 8 point fft using FPGA spartan3 vhdl code for ldpc decoder types of multipliers ge fanuc cpu 331
    Text: Spartan-3 Generation FPGA User Guide Extended Spartan-3A, Spartan-3E, and Spartan-3 FPGA Families UG331 v1.7 August 19, 2010 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development


    Original
    PDF UG331 guides/ug332 manual SPARTAN-3 XC3S400 evaluation kit hcl l21 usb power supply circuit diagram verilog code for Modified Booth algorithm vhdl code for lcd of spartan3E UG331 TT 2222 Horizontal Output Transistor pins out dia verilog for 8 point fft using FPGA spartan3 vhdl code for ldpc decoder types of multipliers ge fanuc cpu 331

    80C31 instruction set

    Abstract: xc2s200 pq208 xilinx code for 8-bit serial adder dvb-RCS transmitter XC2S50 driver PIC Microcontroller GSM Modem POS-PHY ATM format dvb-RCS modulator uart 16450 128-bit key generation matlab code for image enc
    Text: XILINX IP SELECTION GUIDE Implementation Example Function Communication & Networking BUFE-based Multiplexer Slice 3G FEC Package 3GPP Compliant Turbo Convolutional Decoder 3GPP Compliant Turbo Convolutional Encoder 3GPP Turbo Decoder 8b/10b Decoder 8b/10b Encoder


    Original
    PDF 8b/10b DO-DI-ADPCM32) DO-DI-ADPCM64) CC-201) CC-200) CRC10 CC-130) CRC32 CC-131) 80C31 instruction set xc2s200 pq208 xilinx code for 8-bit serial adder dvb-RCS transmitter XC2S50 driver PIC Microcontroller GSM Modem POS-PHY ATM format dvb-RCS modulator uart 16450 128-bit key generation matlab code for image enc

    interfacing cpld xc9572 with keyboard

    Abstract: VERIFY 93K template 34992 XC95288XL evaluation board schematic XCR3032C XcxxX xilinx logicore core dds XC2S15-VQ100 creative labs model 3400 FXS-100
    Text: The Programmable Logic Data Book 2000 R R , XC2064, NeoCAD PRISM, XILINX Block Letters , XC-DS501, NeoROUTE, XC3090, FPGA Architect, XC4005, FPGA Foundry, XC5210, Timing Wizard, NeoCAD, TRACE, NeoCAD EPIC, XACT are registered trademarks of Xilinx, Inc. , all XC-prefix product designations, AllianceCore, Alliance Series, BITA, CLC, Configurable Logic Cell, CoolRunner, Dual Block, EZTag, Fast CLK, FastCONNECT,


    Original
    PDF XC2064, XC-DS501, XC3090, XC4005, XC5210, interfacing cpld xc9572 with keyboard VERIFY 93K template 34992 XC95288XL evaluation board schematic XCR3032C XcxxX xilinx logicore core dds XC2S15-VQ100 creative labs model 3400 FXS-100

    vhdl code for lcd of spartan3E

    Abstract: verilog code for Modified Booth algorithm vhdl code for rs232 receiver ge fanuc cpu 331 ug331 vhdl ethernet spartan 3a spartan 3e vga ucf barco 16 BIT ALU design with verilog/vhdl code TUTORIALS xilinx FFT
    Text: Spartan-3 Generation FPGA User Guide Extended Spartan-3A, Spartan-3E, and Spartan-3 FPGA Families UG331 v1.5 January 21, 2009 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    PDF UG331 guides/ug332 vhdl code for lcd of spartan3E verilog code for Modified Booth algorithm vhdl code for rs232 receiver ge fanuc cpu 331 ug331 vhdl ethernet spartan 3a spartan 3e vga ucf barco 16 BIT ALU design with verilog/vhdl code TUTORIALS xilinx FFT

    sican

    Abstract: QQ P 358 C16550 EPF10K50E INL03994 microchannel V8-uRISC
    Text: メガファンクション・ セレクタ・ガイド System-on-a-Programmable-Chipソリューション June 1999 目 次 2 アルテラのメガファンクションについて 4 ディジタル信号処理用メガファンクション 7 コミュニケーション用メガファンクション


    Original
    PDF 20KFLEXFLEX 10KFLEX 10KEFLEX 8000FLEX 6000MAXMAX 9000MAX 7000MAX M-SG-MEGAFCTN-02/J sican QQ P 358 C16550 EPF10K50E INL03994 microchannel V8-uRISC

    Peripheral interface 8279 notes

    Abstract: vhdl code for FFT 32 point verilog for 8 point fft in xilinx vhdl code for FFT based on distributed arithmetic verilog code for 256 point fft based on asic XILINX vhdl code REED SOLOMON encoder decoder verilog code for 64 point fft XCS40PQ208 verilog code of 16 bit comparator 8279 keyboard controller
    Text: IP Solutions: System-Level Designs for FPGAs R February 15, 2000 v3.0 2* Background Designers everywhere are using Xilinx FPGAs to implement system-level functions in demanding applications including communications, high-speed networking, image processing, and computing. Xilinx offers the industry’s largest selection of intellectual property (IP) cores, which


    Original
    PDF 16-point 64-bit, PCI64 32-bit, PCI32 Peripheral interface 8279 notes vhdl code for FFT 32 point verilog for 8 point fft in xilinx vhdl code for FFT based on distributed arithmetic verilog code for 256 point fft based on asic XILINX vhdl code REED SOLOMON encoder decoder verilog code for 64 point fft XCS40PQ208 verilog code of 16 bit comparator 8279 keyboard controller

    SERVICE MANUAL OF FLUKE 175

    Abstract: SHARP IC 701 I X11 dot led display large size with circuit diagram IR power mosfet switching power supply The 555 Timer Applications Sourcebook interfacing cpld xc9572 with keyboard distributed control system of power plant 100352 XC3090-100PG175 xc95144 pinout
    Text: R , XILINX, XACT, XC2064, XC3090, XC4005, XC-DS501, FPGA Architect, FPGA Foundry, NeoCAD, NeoCAD EPIC, NeoCAD PRISM, NeoROUTE, Plus Logic, Plustran, P+, Timing Wizard, and TRACE are registered trademarks of Xilinx, Inc. , all XC-prefix product designations, XACTstep, XACTstep Advanced, XACTstep Foundry, XACT-Floorplanner,


    Original
    PDF XC2064, XC3090, XC4005, XC-DS501, SERVICE MANUAL OF FLUKE 175 SHARP IC 701 I X11 dot led display large size with circuit diagram IR power mosfet switching power supply The 555 Timer Applications Sourcebook interfacing cpld xc9572 with keyboard distributed control system of power plant 100352 XC3090-100PG175 xc95144 pinout

    synchronizer megafunction

    Abstract: 8251 uart vhdl Viterbi Trellis Decoder texas ac685 A-AN-073-01 uart with fir filters UART 8251 vhdl implementation of 2-d discrete wavelet transform convolutional interleaver max plus flex 7000
    Text: メガファンクション・ セレクタ・ガイド February 1998 トータル・ソリューションを提供する メガファンクション プログラマブル・ロジック・デバイス(P L D )の集積度は 250,000 ゲートにも達するようになりディジタル・システム


    Original
    PDF 7000MAX M-SG-MEGAFCTN-01/J synchronizer megafunction 8251 uart vhdl Viterbi Trellis Decoder texas ac685 A-AN-073-01 uart with fir filters UART 8251 vhdl implementation of 2-d discrete wavelet transform convolutional interleaver max plus flex 7000

    verilog code for 2D linear convolution

    Abstract: verilog code for GPS correlator vhdl code numeric controlled oscillator pipeline rx UART AHDL design verilog code car parking free verilog code of median filter verilog code for 2D linear convolution filtering verilog code for median filter 16 QAM modulation verilog code LED Dot Matrix vhdl code
    Text: AMPP Catalog February 1997 AMPP Catalog February 1997 M-CAT-AMPP-02 Altera, AHDL, AMPP, OpenCore, MAX, MAX+PLUS, MAX+PLUS II, FLEX, FLEX 10K, FLEX 8000, MAX 9000, MAX 7000, EPF10K10, EPF10K20, EPF10K30, EPF10K40, EPF10K50, EPF10K70, EPF10K100, EPF8282, EPF82828A, EPF8452, EPF8452A, EPF8636A, EPF8820, EPF8820A, EPF8118,


    Original
    PDF M-CAT-AMPP-02 EPF10K10, EPF10K20, EPF10K30, EPF10K40, EPF10K50, EPF10K70, EPF10K100, EPF8282, EPF82828A, verilog code for 2D linear convolution verilog code for GPS correlator vhdl code numeric controlled oscillator pipeline rx UART AHDL design verilog code car parking free verilog code of median filter verilog code for 2D linear convolution filtering verilog code for median filter 16 QAM modulation verilog code LED Dot Matrix vhdl code

    lEXRA lx5280

    Abstract: Inventra M8051 Warp lx5280 8259 Programmable Interrupt Controller microcontroller 8052 m8051 warp gsm coding for 8051 microcontroller dvb-RCS internet Arasan interfacing 8051 with 300 GSM Modem datasheet
    Text: Intellectual Property Selector Guide IP Building Blocks for System-on-a-ProgrammableChip Solutions March 2001 Contents 2 Introduction to Altera Megafunctions 4 Signal Processing Megafunctions 7 Communications Megafunctions 10 PCI & Other Bus Interface Megafunctions


    Original
    PDF M-SG-IP-01 lEXRA lx5280 Inventra M8051 Warp lx5280 8259 Programmable Interrupt Controller microcontroller 8052 m8051 warp gsm coding for 8051 microcontroller dvb-RCS internet Arasan interfacing 8051 with 300 GSM Modem datasheet

    virtex memec

    Abstract: M8255 C2901 C2910A C8259A M8254 XC4000
    Text: XILINX NEWS BRIEF Third-Party Developers Deliver First Cores for Virtex FPGAs by Mike Seither, Director of Public Relations, Xilinx, [email protected] New Virtex system-level architecture yields an immediate boost in performance. X ilinx recently announced the availability of the first wave


    Original
    PDF

    MZ80 sensor

    Abstract: crt monitor circuit diagram intex 171 8086 microprocessor based project on weight AT89C51 opcode SL100 pin configuration interfacing Atmel 89C51 with ir sensors Block Diagram of 8279 micro processor generation of control signals in 89c51 micro keypad 4x6 matrix led interfacing with 89C51
    Text: R 1. Introduction 2. LogiCORE Products 3. AllianceCORE Products 4. LogiBLOX 5. Reference Designs Section Titles R Table of Contents Introduction Introduction Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1-2


    Original
    PDF XC4000-Series XC3000, XC4000, XC5000 xapp028 xapp028v xapp028o MZ80 sensor crt monitor circuit diagram intex 171 8086 microprocessor based project on weight AT89C51 opcode SL100 pin configuration interfacing Atmel 89C51 with ir sensors Block Diagram of 8279 micro processor generation of control signals in 89c51 micro keypad 4x6 matrix led interfacing with 89C51

    lms algorithm using verilog code

    Abstract: lms algorithm using vhdl code ATM machine working circuit diagram using vhdl verilog code for lms adaptive equalizer verilog code for lms adaptive equalizer for audio digital IIR Filter VHDL code 8086 microprocessor based project verilog DTMF decoder qpsk demodulation VHDL CODE verilog code for fir filter using DA
    Text: AMPP Catalog June 1998 About this Catalog June 1998 AMPP Catalog Contents This catalog provides information on Altera Megafunction Partners Program AMPPSM partners and provides descriptions of megafunctions from each AMPP partner. The information in this catalog is current as of


    Original
    PDF

    free vHDL code of median filter

    Abstract: free verilog code of median filter verilog code for UART with BIST capability verilog code for 2D linear convolution rx UART AHDL design verilog code for 2D linear convolution filtering vhdl median filter verilog code for median filter 8051 interface ppi 8255 vhdl code direct digital synthesizer
    Text: AMPP Catalog February 1997 About this Catalog February 1997 AMPP Catalog Contents This catalog describes the Altera® Megafunction Partners Program AMPP . The catalog also provides megafunction descriptions and partner profiles for each AMPP partner. The information in this catalog is


    Original
    PDF

    80C31 instruction set

    Abstract: XC2S200 pq208 xilinx fifo generator 6.2 application of 8259 microcontroller design BCD adder pal dvb-RCS modem hitachi pbx AX1610 MC68000 opcodes adder xilinx
    Text: Vendor Name IP Type Xilinx Xilinx Xilinx sysonchip Xilinx Xilinx Amphion Amphion Amphion Amphion Amphion Xilinx Xilinx NewLogic LogiCORE LogiCORE LogiCORE AllianceCORE LogiCORE LogiCORE AllianceCORE AllianceCORE AllianceCORE AllianceCORE AllianceCORE LogiCORE


    Original
    PDF 8b/10b DO-DI-ADPCM32) DO-DI-ADPCM64) CC-201) CC-200) CRC10 CC-130) CRC32 CC-131) 80C31 instruction set XC2S200 pq208 xilinx fifo generator 6.2 application of 8259 microcontroller design BCD adder pal dvb-RCS modem hitachi pbx AX1610 MC68000 opcodes adder xilinx