MIL I 23659
Abstract: TMP320C50KGD 44594
Text: TMP320C50KGD, TMP320BC51KGD DIGITAL SIGNAL PROCESSOR KNOWN GOOD DIE SGZS008 – JULY 1996 D D D D D D D Fast Instruction Cycle Times of 35 ns and 50 ns Source-Code Compatible With all ’C1x and ’C2x Devices RAM-Based Operation – 9K x 16-Bit Dual-Access On-Chip
|
Original
|
TMP320C50KGD,
TMP320BC51KGD
SGZS008
16-Bit
C50KGD
MIL I 23659
TMP320C50KGD
44594
|
PDF
|
counter 7468
Abstract: 74565 MIL I 23659 6884 TMP320C50KGD 68840
Text: TMP320C50KGD, TMP320BC51KGD DIGITAL SIGNAL PROCESSOR KNOWN GOOD DIE SGZS008A – JULY 1996 – REVISED JUNE 1997 D D D D D D Fast Instruction Cycle Times of 35 ns and 50 ns Source-Code Compatible With all ’C1x and ’C2x Devices RAM-Based Operation – 9K-Words x 16-Bit Dual-Access On-Chip
|
Original
|
TMP320C50KGD,
TMP320BC51KGD
SGZS008A
16-Bit
C50KGD
056-Word
counter 7468
74565
MIL I 23659
6884
TMP320C50KGD
68840
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Circuit Protection Terminology Guide Circuit Protection TransGuard /MultiGuard, Transient Voltage Suppressor • Sub ns response time • Bipolar protection • Off state EMI filter, on state transient protection • High peak current and transient energy
|
Original
|
|
PDF
|
TCS 4199
Abstract: AT49F2048
Text: AT49F2048 Features • • • • • • • • • • Single Voltage Operation - 5V Read - 5V Reprogramming Fast Read Access Time - 90 ns Internal Erase/Program Control Sector Architecture - One 8K Words 16K bytes Boot Block with Programming Lockout
|
Original
|
AT49F2048
AT49F2048
AT49F2048-12TC
AT49F2048-12RC
AT49F2048-12TI
AT49F2048-12RI
00000H
01FFFH)
TCS 4199
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TMS320TCI100Q FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS251D − JUNE 2004 − REVISED OCTOBER 2005 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 1.18-ns Instruction Cycle Time − 850-MHz Clock Rate − Eight 32-Bit Instructions/Cycle
|
Original
|
TMS320TCI100Q
SPRS251D
18-ns
850-MHz
32-Bit
TCI100/C6416
TMS320C64x
32-/40-Bit)
32-Bit,
16-Bit,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TMS320TCI100Q FIXEDĆPOINT DIGITAL SIGNAL PROCESSOR SPRS251C − JUNE 2004 − REVISED MARCH 2005 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 1.18-ns Instruction Cycle Time − 850-MHz Clock Rate − Eight 32-Bit Instructions/Cycle
|
Original
|
TMS320TCI100Q
SPRS251C
18-ns
850-MHz
32-Bit
TCI100/C6416
TMS320C64x
32-/40-Bit)
32-Bit,
16-Bit,
|
PDF
|
32-PIN
Abstract: No abstract text available
Text: LH521002B FEATURES • Fast Access Times: 17/20/25/35 ns • JEDEC Standard Pinouts • Low Power Standby when Deselected • TTL Compatible I/O • 5 V ± 10% Supply • Fully Static Operation • 2 V Data Retention L Version • Packages: 28-pin, 300-mil SOJ (Preliminary)
|
Original
|
LH521002B
28-pin,
300-mil
400-mil
28SOJ400
32-PIN
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY62126EV30 MoBL 1-Mbit 64 K x 16 Static RAM 1-Mbit (64 K × 16) Static RAM Features Functional Description • High speed: 45 ns ■ Temperature ranges ❐ Industrial: –40 °C to +85 °C ❐ Automotive-A: –40 °C to +85 °C ❐ Automotive-E: –40 °C to +125 °C
|
Original
|
CY62126EV30
CY62126DV30
|
PDF
|
20MS
Abstract: SMR 4000 Q62702P5305 SFH 4501
Text: IR-LUMINESZENZDIODEN INFRARED EMITTERS 2. Sehr schnelle Emitter Package 2. High-Speed High-Power Emitters λpeak ϕ deg. Ie VF tr nm mW/sr V ns SFH 4000 950 ± 80 > 1.6 typ. 3.5 1.5 at IF = 100 mA (≤ 1.8) tP = 20 ms SFH 4200 950 ± 60 ≥4 1.5 SFH 4209
|
Original
|
Q62702-P5524
Q62702-P978
Q62702-P5488
Q62702-P5165
Q62702-P5232
Q62702-P5163
Q62702-P5164
Q62702-P5166
20MS
SMR 4000
Q62702P5305
SFH 4501
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY62126EV30 MoBL 1-Mbit 64 K x 16 Static RAM 1-Mbit (64 K × 16) Static RAM Features Functional Description • High speed: 45 ns ■ Temperature ranges ❐ Industrial: –40 °C to +85 °C ❐ Automotive-A: –40 °C to +85 °C ❐ Automotive-E: –40 °C to +125 °C
|
Original
|
CY62126EV30
CY62126DV30
|
PDF
|
LM339D
Abstract: lm139 spice SLCJ014
Text: LM139, LM139A, LM239, LM239A, LM339, LM339A, LM2901 QUAD DIFFERENTIAL COMPARATORS SLCS006F – OCTOBER 1979 – REVISED NOVEMBER 2001 D D D D D D D D description D, DB, J, N, NS, PW, OR W PACKAGE TOP VIEW 1OUT 2OUT VCC 2IN– 2IN+ 1IN– 1IN+ 1 14 2 13 3
|
Original
|
LM139,
LM139A,
LM239,
LM239A,
LM339,
LM339A,
LM2901
SLCS006F
LM139
LM139A
LM339D
lm139 spice
SLCJ014
|
PDF
|
SMR 4000
Abstract: Q62702-P1825 20MS Q62702-P5000 Q62702-P331
Text: IR-LUMINESZENZDIODEN INFRARED EMITTERS 1. Emitter in SMT Package 1. Emitters in SMT λpeak ϕ deg. Ie VF tr nm mW/Sr V ns SFH 4000 950 ± 80 > 1.6 typ. 3.5 at IF = 100 mA 1.5 tP = 20 ms (≤ 1.8) 10 Q62702-P5524 SFH 4010 950 ± 80 > 1.0 (typ. 2.5) at IF = 100 mA
|
Original
|
Q62702-P5524
Q62702-P5525
Q62702-Package
Q62702-P5319
Q62702-P5320
SMR 4000
Q62702-P1825
20MS
Q62702-P5000
Q62702-P331
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY62126EV30 MoBL 1-Mbit 64 K x 16 Static RAM 1-Mbit (64 K × 16) Static RAM Features Functional Description • High speed: 45 ns The CY62126EV30 is a high performance CMOS static RAM organized as 64K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This
|
Original
|
CY62126EV30
I/O15)
|
PDF
|
29M16
Abstract: No abstract text available
Text: AmPAL*HC29M16/AmPALHCT29M16 24-Pin E2-Based CM O S Programmable Array Logic ADVANCE INFORM ATIO N Register/Latch PRELOAD permits full logical verifica tion Available in high-speed tpo = 35 ns, fMAX ” 20 MHz and standard-speed (tpo = 45 ns, Imax = 15.0 MHz)
|
OCR Scan
|
HC29M16/AmPALHCT29M16
24-Pin
HC29M16/A
ALHCT29M16
HC29M
16/AmPALHCT29M
TC003951
29M16
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: 2-MBIT SmartVoltage BOOT BLOCK FLASH MEMORY FAMILY 28F200BV-T/B, 28F200CV-T/B, 28F002BV-T/B m Intel SmartVoltage Technology — 5 V or 12 V Program/Erase — 3.3 V or 5 V Read Operation • Very High-Performance Read — 5 V: 60 ns Access Time — 3 V: 110 ns Access Time
|
OCR Scan
|
28F200BV-T/B,
28F200CV-T/B,
28F002BV-T/B
x8/x16-Selectable
28F200for
32-bit
28F002B
16-KB
96-KB
128-KB
|
PDF
|
Burr-Brown 4203
Abstract: 4203k Burr-Brown 4205
Text: BURR-BROWN CORP 77 DEf 1 7 3 1 3 h S 1731365 BURR-BROWN CORP GQliaME 77C 11042 OT'73-29 4203 4205 BURR-BROW NS Integrated Circuit MULTIPLIER-DIVIDERS FEATURES APPLICATIONS • LASER-TRIM M ED Requires No Adjustment • M ULTIPLICATION. DIVISION. SQUARING,
|
OCR Scan
|
4203S.
4205S
40kHz
10kHz
10VDC
Burr-Brown 4203
4203k
Burr-Brown 4205
|
PDF
|
MIL I 23659
Abstract: 42058
Text: TMP320C50KGD, TMP320BC51KGD DIGITAL SIGNAL PROCESSOR KNOWN GOOD DIE S G ZS 008-JU LY 1996 • F as t Instr uct i on Cy c l e T i me s of 35 ns and SO ns • S o u r c e - C o d e C o m p a t i b l e With all ’C 1 x and ’C2 x D e v i c e s • 1 6- Bi t Parall el L ogi c Uni t P L U
|
OCR Scan
|
TMP320C50KGD,
TMP320BC51KGD
008-JU
MIL I 23659
42058
|
PDF
|
Untitled
Abstract: No abstract text available
Text: AT49F2048 Features • • • • • • • • • • Single Voltage Operation • 5V Read - 5V Reprogramming Fast Read Access Time - 90 ns Internal Erase/Program Control Sector Architecture - One 8K Words 16K bytes Boot Block with Programming Lockout
|
OCR Scan
|
AT49F2048
AT49F2048
AT49F2048-12TC
AT49F2048-12RC
AT49F2048-12TI
AT49F2048-12RI
01FFFH)
001042t
|
PDF
|
Untitled
Abstract: No abstract text available
Text: in tj, 28F001BX-T/28F001BX-B 1M 128K x 8 CMOS FLASH MEMORY • High Integration Blocked Architecture — One 8 KB Boot Block w/Lock Out — Two 4 KB Parameter Blocks — One 112 KB Main Block ■ High-Performance Read — 120 ns Maximum Access Time — 5.0V ±10% Vcc
|
OCR Scan
|
28F001BX-T/28F001BX-B
32-Lead
28F001BX
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CMOS 256K x 4 Static RAM FEATURES • Fast Access Times: 17/20/25/35 ns • JEDEC Standard Pinouts • Low Power Standby when Deselected • TTL Compatible I/O • 5 V + 10% Supply • Fully Static Operation The ‘L’ version will retain data down to a supply voltage
|
OCR Scan
|
28-pin,
300-mil
400-mil
LH521002B
LH521002B
300-mii
|
PDF
|
LDS 4201 lb
Abstract: K/LDS 4201 lb
Text: M l f T W electronic June 1992 M 67202 HI-REL DATA SHEET_ 1k x 9 CMOS PARALLEL FIFO FEATURES FIRST-IN FIRST-OUT DUAL PORT MEMORY EMPTY, FULL AND HALF FLAGS IN SINGLE DEVICE MODE FAST ACCESS TIME : 35 TO 55 ns WIDE TEMPERATURE RANGE : - 55°C TO + 125°C
|
OCR Scan
|
5flbfl45b
58bfi45fei
LDS 4201 lb
K/LDS 4201 lb
|
PDF
|
P28F001
Abstract: 29040 N28F001BX-T150 28F001BX-B 28F001BX-T
Text: intJ 28F001BX-T/28F001BX-B 1M 128K x 8 CMOS FLASH MEMORY • High Integration Blocked Architecture — One 8 KB Boot Block w/Lock Out — Two 4 KB Parameter Blocks — One 112 KB Main Block ■ High-Performance Read — 120 ns Maximum Access Time — 5.0V +10% Vcc
|
OCR Scan
|
28F001BX-T/28F001BX-B
32-Lead
28F001BX
P28F001
29040
N28F001BX-T150
28F001BX-B
28F001BX-T
|
PDF
|
KA 7625
Abstract: ATC capacitor RF2609 RF2609PCBA SSOP-16
Text: RF2609 MICRO-DEVICES CDMA/FM TRANSMIT AGC AMPLIFIER T yp ica l A p plicatio ns • C D M A /FM Cellular Systems General Purpose Linear IF Amplifier • Supports Dual-Mode A M P S/C D M A Portable Battery Powered Equipment • Supports Dual-Mode TACS/CDMA Commercial and Consumer Systems
|
OCR Scan
|
RF2609
RF2609
IS-95
DD4131
00a0flG4
KA 7625
ATC capacitor
RF2609PCBA
SSOP-16
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Â P M ftK K S S 0 M F ^ 5 M Y 0 ö [M in te i 28F008SA-L 8 MBIT (1 MBIT x 8) FLASH MEMORY High-Performance Read — 200 ns Maximum Access Time High-Density Symmetrically Blocked Architecture — Sixteen 64 KByte Blocks Deep-Powerdown Mode — 0.20 f iA Ice Typical
|
OCR Scan
|
28F008SA-L
44-Lead
E28F008SA-L200
F28F008SA-L200
PA28F008SA-L200
28F008SA
AP-359
AP-360
25F008SA
|
PDF
|