Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    RAM32X1 Search Results

    RAM32X1 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    XAPP1014

    Abstract: smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits
    Text: Audio/Video Connectivity Solutions for Virtex-5 FPGAs Reference Designs for the Broadcast Industry: Volume 2 XAPP1014 v1.2 November 9, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    PDF XAPP1014 XAPP1014 smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits

    RAM32M

    Abstract: RAM64X1D SRLC32E RAM128X1D RAM256X1S SRL32 RAM64M ROM64x1 XC6VLX75T ROM256x1
    Text: Virtex-6 FPGA Configurable Logic Block User Guide Virtex-6 FPGA CLB [optional] UG364 v1.1 September 16, 2009 [optional] Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    PDF UG364 RAM32M RAM64X1D SRLC32E RAM128X1D RAM256X1S SRL32 RAM64M ROM64x1 XC6VLX75T ROM256x1

    LVDSEXT-25

    Abstract: 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-2 v1.9 November 29, 2001 Advance Product Specification Detailed Description Input/Output Blocks (IOBs) Table 1: Supported Single-Ended I/O Standards Virtex-II I/O blocks (IOBs) are provided in groups of two or


    Original
    PDF DS031-2 LVCMOS33 LVCMOS25 DS031-1, DS031-3, DS031-4, DS031-2, LVDSEXT-25 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25

    CB4CLE

    Abstract: cb4re CB8CLED cb8cle CB4CLED X74-160 x4202 CB16CE sr4cled 2 bit magnitude comparator using 2 xor gates
    Text: ON LIN E R LIBRARIES G UI DE T ABL E OF CONT ENT S INDEX GO T O OT HER BOOKS 0 4 0 1410 Copyright 1993-1995 Xilinx Inc. All Rights Reserved. Contents Chapter 1 Xilinx Unified Libraries Overview .


    Original
    PDF

    LC1 D12 wiring diagram

    Abstract: vhdl code for 8 bit ODD parity generator 74139 Dual 2 to 4 line decoder TTL XOR2 tig ac inverter circuit cd4rle LC1 D12 P7 CB4CLED sr4cled CB16CE
    Text: Libraries Guide Xilinx Unified Libraries Selection Guide Design Elements ACC1 to BYPOSC Design Elements (CAPTURE_SPARTAN2 to DECODE64) Design Elements (F5MAP to FTSRLE) Design Elements (GCLK to KEEPER) Design Elements (LD to NOR16) Design Elements (OAND2 to OXOR2)


    Original
    PDF DECODE64) NOR16) ROM32X1) XC2064, XC3090, XC4005, XC5210, XC-DS501 X7706 XC5200 LC1 D12 wiring diagram vhdl code for 8 bit ODD parity generator 74139 Dual 2 to 4 line decoder TTL XOR2 tig ac inverter circuit cd4rle LC1 D12 P7 CB4CLED sr4cled CB16CE

    XQR2V3000-4CG717V

    Abstract: XQR2V1000-4BG575R XQR2V6000-4CF1144H XQR2V3000-4CG717M XQR2V1000-4BG575N AH165 CG717 XQR2V3000-4BG728R XQR2V1000-4FG456R XQR2V6000
    Text: R < B L QPro Virtex-II 1.5V Radiation-Hardened QML Platform FPGAs DS124 v1.2 December 4, 2006 Product Specification Summary of Radiation Hardened QPro Virtex-II Features • • • • • • • • • • • • • Industry First Radiation Hardened Platform FPGA


    Original
    PDF DS124 MIL-PRF-38535 XQR2V3000-4CG717V XQR2V1000-4BG575R XQR2V6000-4CF1144H XQR2V3000-4CG717M XQR2V1000-4BG575N AH165 CG717 XQR2V3000-4BG728R XQR2V1000-4FG456R XQR2V6000

    Untitled

    Abstract: No abstract text available
    Text: ` Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.4.1 March 24, 2003 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    PDF DS083-1 18-bit FF1148) FF1517) FF1696) DS083-4

    XC2V1000 Pin-out

    Abstract: Virtex-II MAKING A10 BGA matrix m21 IEEE1532 XC2V1000 XC2V1500 XC2V250 XC2V40 XC2V500
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-1 v1.7 October 2, 2001 Advance Product Specification Summary of Virtex -II Features • Industry First Platform FPGA Solution • IP-Immersion Architecture - Densities from 40K to 8M system gates


    Original
    PDF DS031-1 18-Kbit 18-bige. XC2V1500 FG676 FF1152, FF1517, BF957 DS031-3, DS031-1, XC2V1000 Pin-out Virtex-II MAKING A10 BGA matrix m21 IEEE1532 XC2V1000 XC2V250 XC2V40 XC2V500

    datasheet transistor said horizontal tt 2222

    Abstract: interface of rs232 to UART in VHDL xc9500 80C31 instruction set apple ipad schematic drawing 8 bit alu in vhdl mini project report apple ipad 2 circuit schematic apple ipad Apple iPad 2 panasonic inverter dv 700 manual TT 2222 Horizontal Output Transistor pins out
    Text: Virtex-II Platform FPGA User Guide UG002 v2.2 5 November 2007 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG002 datasheet transistor said horizontal tt 2222 interface of rs232 to UART in VHDL xc9500 80C31 instruction set apple ipad schematic drawing 8 bit alu in vhdl mini project report apple ipad 2 circuit schematic apple ipad Apple iPad 2 panasonic inverter dv 700 manual TT 2222 Horizontal Output Transistor pins out

    Untitled

    Abstract: No abstract text available
    Text: Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.3 November 20, 2002 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    PDF DS083-1 18-bit DS083-4

    RTL 8188

    Abstract: RAMB18SDP RAMB36 UG190 XC5VLX XC5VLX220T XC5VLX85T RAM32X1D SRLC32E xilinx jtag cable spartan 3
    Text: Virtex-5 FPGA User Guide UG190 v5.2 November 5, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG190 SSTL18 RTL 8188 RAMB18SDP RAMB36 UG190 XC5VLX XC5VLX220T XC5VLX85T RAM32X1D SRLC32E xilinx jtag cable spartan 3

    XP170E

    Abstract: XP220E XP272E XP378E XP444E XP568E XP708E XP830E 124mA Cell-based ASICs - Reference Library
    Text: XPressArray 0.18µ Hybrid Gate Array 1.0 Key Features • Supports LVTTL, LVCMOS, PCI, PCI-X, HSTL, SSTL, GTL/+, LVPECL, LVDS, BLVDS • 1.5V, 1.8V, 2.5V and 3.3V capable I/O • True 3.3V and 5V tolerance with no external resistor necessary • Up to 830 user I/Os


    Original
    PDF 1-50MHz 200-800MHz 1-800MHz 50-150ps 5-10ps 55-120ps 100-2000ps 100-500ps FOUT90, FOUT180, XP170E XP220E XP272E XP378E XP444E XP568E XP708E XP830E 124mA Cell-based ASICs - Reference Library

    XC4003E-PC84

    Abstract: XC4003EPC84 source code verilog F500K XC4003EPC84-3 stopwatch vhdl
    Text: Chapter 1 XSI Synopsys Interface/Tutorial Guide The XSI Synopsys Interface/Tutorial Guide presents a series of smaller tutorials for FPGA Compiler and FPGA Express that guide you through VHDL and Verilog FPGA Compiler and FPGA Express design processes for XC4000, Spartan, and Virtex designs. You pick


    Original
    PDF XC4000, XC4003E-PC84 XC4003EPC84 source code verilog F500K XC4003EPC84-3 stopwatch vhdl

    4x4 unsigned multiplier VERILOG coding

    Abstract: vhdl code for lvds driver 32x32 multiplier verilog code MULT18X18 12v relay interface with cpld in vhdl verilog/verilog code for lvds driver 80C31 instruction set vhdl code for 18x18 unSIGNED MULTIPLIER vhdl pulse interval encoder book national semiconductor
    Text: R Chapter 2 Design Considerations Summary This chapter covers the following topics: • • • • • • • • • • • • • • • • • Rocket I/O Transceiver Processor Block Global Clock Networks Digital Clock Managers DCMs Block SelectRAM Memory


    Original
    PDF UG012 4x4 unsigned multiplier VERILOG coding vhdl code for lvds driver 32x32 multiplier verilog code MULT18X18 12v relay interface with cpld in vhdl verilog/verilog code for lvds driver 80C31 instruction set vhdl code for 18x18 unSIGNED MULTIPLIER vhdl pulse interval encoder book national semiconductor

    405D5

    Abstract: basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405
    Text: 48 Virtex-II Pro Platform FPGAs: Functional Description R DS083-2 v3.1.1 March 9, 2004 Product Specification Virtex-II Pro Array Functional Description CLB CLB All of the documents above, as well as a complete listing and description of Xilinx-developed Intellectual Property


    Original
    PDF DS083-2 405D5 basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405

    XQ2V1000-4FG456N

    Abstract: XQ2V1000 Virtex Qpro xq2v1000-4bg575n CG717 CF1144 matrix m21 vhdl code for carry select adder using ROM XQ2V1000-4BG XQ2V3000
    Text: ds122_1_1.fm Page 1 Wednesday, January 7, 2004 9:15 PM QPro Virtex-II 1.5V Military QML Platform FPGAs R DS122 v1.1 January 7, 2004 Product Specification Summary of QPro Virtex™-II Features • • • • • • • • Industry First Military Grade Platform FPGA Solution


    Original
    PDF DS122 MIL-PRF-38535 CF1144 XQ2V1000-4FG456N XQ2V1000 Virtex Qpro xq2v1000-4bg575n CG717 matrix m21 vhdl code for carry select adder using ROM XQ2V1000-4BG XQ2V3000

    H92B

    Abstract: db1n DUAL-PORT STATIC RAM AT24K
    Text: SRAMs Compiled gate level SRAMs Atmel offers a variety of SRAMs compiled within the ATL80 series of gate arrays. These SRAMs utilize the standard metallization process, and are implemented using the gate array sites to form memory elements. The SRAMs are fully static with


    Original
    PDF ATL80 H92B db1n DUAL-PORT STATIC RAM AT24K

    TCH300

    Abstract: CNT17 CNT18 RSU2 RSU2 series 80C31 E520 TE505 dph121 internal and external memories of 8051 memory con
    Text: Triscend E5 Customizable Microcontroller Platform March 2003 Version 1.07 Product Description Industry’s first complete Customizable Microcontroller platform - - High-performance, industry-standard 8051/52-compatible microcontroller (10 MIPS at 40 MHz)


    Original
    PDF 8051/52-compatible 64Kbytes 8051-based TCH300 CNT17 CNT18 RSU2 RSU2 series 80C31 E520 TE505 dph121 internal and external memories of 8051 memory con

    wireless encrypt

    Abstract: BF957
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031 v1.1 December 6, 2000 Advance Product Specification Summary of Virtex -II Features • • Industry First Platform FPGA solution IP-Immersion architecture - Densities from 40K to 10M system gates


    Original
    PDF DS031 18-Kbit wireless encrypt BF957

    AB38R

    Abstract: tag l9 225 400 XC2VP20 XC2VP50
    Text: Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.0 June 13, 2002 Advance Product Specification Summary of Virtex-II Pro Features • • High-performance Platform FPGA solution including - Up to twenty-four Rocket I/O™ embedded multi-gigabit transceiver blocks (based on


    Original
    PDF DS083-1 18-bit and255-7778 DS083-4 AB38R tag l9 225 400 XC2VP20 XC2VP50

    xc2vp1257

    Abstract: 2VP125 XC2VP70 FF1704 FG456 2vp12 XC2VP50
    Text: Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.2 September 27, 2002 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four Rocket I/O™ embedded


    Original
    PDF DS083-1 18-bit XC2VP30, FF1152 DS083-4 xc2vp1257 2VP125 XC2VP70 FF1704 FG456 2vp12 XC2VP50

    vhdl code for uart communication

    Abstract: XC2VP50
    Text: ` Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.4.1 March 24, 2003 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    PDF DS083-1 18-bit FG676 XC2VP20, XC2VP30, XC2VP40. FF1517 vhdl code for uart communication XC2VP50

    vhdl code for uart communication

    Abstract: XC2VP50 XC2VP70 FF1704 pinout
    Text: ` Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.4.1 March 24, 2003 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded


    Original
    PDF DS083-1 18-bit DS083-4 vhdl code for uart communication XC2VP50 XC2VP70 FF1704 pinout

    Untitled

    Abstract: No abstract text available
    Text: NECES001 C P20K 0 .8 -M IC R O N NEC Electronics Inc. fpgas February 1993 Description Figure 1. CP20K FPGAs NEC Electronics Inc. and Crosspoint Solutions, Inc. have joined forces to offer to system designers an expedient way to prototype in Field Programmable Gate Arrays


    OCR Scan
    PDF NECES001 CP20K RAM8x16* RAM16x16* RAM32x16* RAM8x32* 16x32* RAM32x4* RAM64x4*