SMLF13WBDW
Abstract: No abstract text available
Text: Data Sheet SMLF1 Series 1810(0704) 1.8x1.0mm (t=0.35mm) Features Color Type ・Thin, side-view package WB Specifications Absolute Maximum Ratings Ta=25℃ Electrical and Optical Characteristics (Ta=25℃) Emitting Power Chip Forward Voltage VF Reverse Current IR Chromaticity Coordinates Luminous Intensity IV
|
Original
|
PDF
|
SMLF13WBDW
Duty1/10,
R1010A
SMLF13WBDW
|
GRM155R60J105KE19D
Abstract: No abstract text available
Text: Application Note 1810 Author: Rahman Sobhan Evaluation Hardware/Software User Manual for ALS and Proximity Sensors Introduction Evaluation Package Online Order The Optical Sensor Evaluation Kit (OSEK) is designed to evaluate the performance of various Optical Sensor devices. This
|
Original
|
PDF
|
4/6/8/10-lead
GRM155R60J105
KE19D
/16W/1%
CR0402-16W-000T
10-Pin
M50-3901042
C0402X7R160104KNE
490-1320-2-ND
CR0402-16W000T
GRM155R60J105KE19D
|
E142 wafer format
Abstract: HEL32 MR 4710 IC 300w power amplifier circuit diagram HEL05 klt22 HEL12 HEL31 HEL16 HLT22 HLT28
Text: DL140/D Rev. 6, Jan-2001 High Performance ECL Data ECLinPS and ECLinPS Lite™ High Performance ECL Device Data ECLinPS, ECLinPS Lite, and Low Voltage ECLinPS DL140/D Rev. 6, Jan–2001 SCILLC, 2001 Previous Edition 2000 “All Rights Reserved”
|
Original
|
PDF
|
DL140/D
Jan-2001
r14525
E142 wafer format
HEL32
MR 4710 IC
300w power amplifier circuit diagram
HEL05
klt22
HEL12 HEL31
HEL16
HLT22
HLT28
|
Untitled
Abstract: No abstract text available
Text: INDUSTRIAL FLOOR SCALES STANDARD SIZE DESIGN Free Factory Calibration when ordered with MDS41-S Benchtop Meter $720 . See Section D for complete details on the MDS41-S Shown smaller than actual size with MDS41-E benchtop meter, $720. See Section D for full
|
Original
|
PDF
|
MDS41-S
MDS41-S
MDS41-E
VdX6-10K
DP41-W,
DP41-S,
DP25-S
LC6-6X6-20K
|
Untitled
Abstract: No abstract text available
Text: MC10E163, MC100E163 5V ECL 2-Bit 8:1 Multiplexer The MC10E/100E163 contains two 8:1 multiplexers with differential outputs and common select inputs. The select inputs SEL0, 1, 2 control which one of the eight data inputs (A0 − A7, B0 − B7) is propagated to the output.
|
Original
|
PDF
|
MC10E163,
MC100E163
MC10E/100E163
MC10E163FN
PLCC-28
BRD8011/D.
AN1405/D
AN1406/D
AN1503/D
AN1504/D
|
MC100E171
Abstract: MC10E171 MC10E171FN
Text: MC10E171, MC100E171 5V ECL 3-Bit 4:1 Multiplexer Description The MC10E/100E171 contains three 4:1 multiplexers with differential outputs. Separate Select controls are provided for the leading 2:1 MUX pairs see logic symbol . The three Select inputs control which one of the four data inputs in each case is propagated to
|
Original
|
PDF
|
MC10E171,
MC100E171
MC10E/100E171
MC10E171/D
MC100E171
MC10E171
MC10E171FN
|
MC100E151
Abstract: MC10E151 MC10E151FN
Text: MC10E151, MC100E151 5V ECL 6-Bit D Register Description The MC10E/100E151 contains 6 D-type, edge-triggered, master-slave flip-flops with differential outputs. Data enters the master when both CLK1 and CLK2 are LOW, and is transferred to the slave when CLK1 or CLK2 or both go HIGH. The asynchronous
|
Original
|
PDF
|
MC10E151,
MC100E151
MC10E/100E151
MC10E151/D
MC100E151
MC10E151
MC10E151FN
|
MC100E150
Abstract: MC10E150 MC10E150FN
Text: MC10E150, MC100E150 5V ECL 6-Bit D Latch Description The MC10E/100E150 contains six D-type latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent and input data transitions propagate through to the output. A logic HIGH on either LEN1 or LEN2 (or both) latches the
|
Original
|
PDF
|
MC10E150,
MC100E150
MC10E/100E150
MC10E150/D
MC100E150
MC10E150
MC10E150FN
|
E112
Abstract: E212 MC100E112 MC10E112 E212 transistor
Text: MC10E112, MC100E112 5V ECL Quad Driver Description The MC10E/100E112 is a quad driver with two pairs of OR/NOR outputs from each gate, and a common, buffered enable input. Using the data inputs the device can serve as an ECL memory address fan-out driver. Using just the enable input, the device serves as a clock
|
Original
|
PDF
|
MC10E112,
MC100E112
MC10E/100E112
MC10E/100E111
MC10E112/D
E112
E212
MC100E112
MC10E112
E212 transistor
|
MC100E101
Abstract: MC10E101 MC10E101FN MC10E101FNG
Text: MC10E101, MC100E101 5V ECL Quad 4-Input OR/NOR Gate Description The MC10E/100E101 is a quad 4-input OR/NOR gate. The 100 Series contains temperature compensation. http://onsemi.com Features • 500 ps Max. Propagation Delay • PECL Mode Operating Range: •
|
Original
|
PDF
|
MC10E101,
MC100E101
MC10E/100E101
EIA/JESD78
MC10E101/D
MC100E101
MC10E101
MC10E101FN
MC10E101FNG
|
MC100E166
Abstract: MC10E166 MC10E166FN
Text: MC10E166, MC100E166 5V ECL 9-Bit Magnitude Comparator Description The MC10E/100E166 is a 9-bit magnitude comparator which compares the binary value of two 9-bit words and indicates whether one word is greater than, or equal to, the other. The 100 Series contains temperature compensation.
|
Original
|
PDF
|
MC10E166,
MC100E166
MC10E/100E166
EIA/JESD78
MC10E166/D
MC100E166
MC10E166
MC10E166FN
|
MC100E155
Abstract: MC10E155 MC10E155FN
Text: MC10E155, MC100E155 5V ECL 6−Bit 2:1 Mux−Latch Description The MC10E/100E155 contains six 2:1 multiplexers followed by transparent latches with single−ended outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent, and output data is controlled by the multiplexer select control, SEL. A logic
|
Original
|
PDF
|
MC10E155,
MC100E155
MC10E/100E155
MC10E155/D
MC100E155
MC10E155
MC10E155FN
|
MC100E156
Abstract: MC10E156 MC10E156FN
Text: MC10E156, MC100E156 5V ECL 3-Bit 4:1 Mux-Latch Description The MC10E/100E156 contains three 4:1 multiplexers followed by transparent latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent, and output date is
|
Original
|
PDF
|
MC10E156,
MC100E156
MC10E/100E156
MC10E156/D
MC100E156
MC10E156
MC10E156FN
|
tag 725
Abstract: MC100E104 MC10E104 MC10E104FN ECL IC NAND
Text: MC10E104, MC100E104 5V ECL Quint 2-Input AND/NAND Gate Description The MC10E/100E104 is a quint 2-input AND/NAND gate. The function output F is the OR of all five AND gate outputs, while F is the NOR. The Q outputs need not be terminated if only the F outputs are to be
|
Original
|
PDF
|
MC10E104,
MC100E104
MC10E/100E104
PLCC-28
MC10E104/D
tag 725
MC100E104
MC10E104
MC10E104FN
ECL IC NAND
|
|
MC100E150
Abstract: No abstract text available
Text: MC10E150, MC100E150 5V ECL 6-Bit D Latch Description The MC10E/100E150 contains six D-type latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent and input data transitions propagate through to the output. A logic HIGH on either LEN1 or LEN2 (or both) latches the
|
Original
|
PDF
|
MC10E150,
MC100E150
MC10E/100E150
MC10E150/D
MC100E150
|
Untitled
Abstract: No abstract text available
Text: MC10E122, MC100E122 5V ECL 9-Bit Buffer Description The MC10E/100E122 is a 9-bit buffer. The device contains nine non-inverting buffer gates. The 100 Series contains temperature compensation. http://onsemi.com Features • 500 ps Max. Propagation Delay • PECL Mode Operating Range: VCC = 4.2 V to 5.7 V
|
Original
|
PDF
|
MC10E122,
MC100E122
MC10E/100E122
EIA/JESD78
AND8003/D
MC10E122/D
|
MC100E122
Abstract: MC10E122 MC10E122FN MC10E122FNG
Text: MC10E122, MC100E122 5V ECL 9-Bit Buffer Description The MC10E/100E122 is a 9-bit buffer. The device contains nine non-inverting buffer gates. The 100 Series contains temperature compensation. http://onsemi.com Features • 500 ps Max. Propagation Delay • PECL Mode Operating Range: VCC = 4.2 V to 5.7 V
|
Original
|
PDF
|
MC10E122,
MC100E122
MC10E/100E122
EIA/JESD78
AND8003/D
MC10E122/D
MC100E122
MC10E122
MC10E122FN
MC10E122FNG
|
MC100E150
Abstract: No abstract text available
Text: MC10E150, MC100E150 5V ECL 6-Bit D Latch Description The MC10E/100E150 contains six D-type latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent and input data transitions propagate through to the output. A logic HIGH on either LEN1 or LEN2 (or both) latches the
|
Original
|
PDF
|
MC10E150,
MC100E150
MC10E/100E150
MC10E150/D
|
mr 4020
Abstract: mr 4030 MC100E150 MC10E150 MC10E150FN ul 1950
Text: MC10E150, MC100E150 5V ECL 6-Bit D Latch Description The MC10E/100E150 contains six D-type latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent and input data transitions propagate through to the output. A logic HIGH on either LEN1 or LEN2 (or both) latches the
|
Original
|
PDF
|
MC10E150,
MC100E150
MC10E/100E150
MC10E150/D
mr 4020
mr 4030
MC100E150
MC10E150
MC10E150FN
ul 1950
|
MC100E163
Abstract: MC10E163 MC10E163FN
Text: MC10E163, MC100E163 5V ECL 2-Bit 8:1 Multiplexer Description The MC10E/100E163 contains two 8:1 multiplexers with differential outputs and common select inputs. The select inputs SEL0, 1, 2 control which one of the eight data inputs (A0 − A7, B0 − B7) is propagated to the output.
|
Original
|
PDF
|
MC10E163,
MC100E163
MC10E/100E163
PLCC-28
MC10E163/D
MC100E163
MC10E163
MC10E163FN
|
Marking D1c
Abstract: MC100E101 MC10E101 MC10E101FN MC10E101FNG
Text: MC10E101, MC100E101 5V ECL Quad 4-Input OR/NOR Gate Description The MC10E/100E101 is a quad 4-input OR/NOR gate. The 100 Series contains temperature compensation. http://onsemi.com Features • 500 ps Max. Propagation Delay • PECL Mode Operating Range: •
|
Original
|
PDF
|
MC10E101,
MC100E101
MC10E/100E101
EIA/JESD78
MC10E101/D
Marking D1c
MC100E101
MC10E101
MC10E101FN
MC10E101FNG
|
SOCKET PLCC28 layout
Abstract: MC100E164 MC10E164 MC10E164FN PLCC28 layout
Text: MC10E164, MC100E164 5V ECL 16:1 Multiplexer Description The MC10E/100E164 is a 16:1 multiplexer with a differential output. The select inputs SEL0, 1, 2, 3 control which one of the sixteen data inputs (A0 − A15) is propagated to the output. Special attention to the design layout results in a typical skew
|
Original
|
PDF
|
MC10E164,
MC100E164
MC10E/100E164
MC10E164/D
SOCKET PLCC28 layout
MC100E164
MC10E164
MC10E164FN
PLCC28 layout
|
Untitled
Abstract: No abstract text available
Text: MC10E107, MC100E107 5V ECL Quint 2-Input XOR/XNOR Gate Description The MC10E/100E107 is a quint 2-input XOR/XNOR gate. The function output F is the OR of all five XOR outputs, while F is the NOR. The Q outputs need not be terminated if only the F outputs are
|
Original
|
PDF
|
MC10E107,
MC100E107
MC10E/100E107
MC10E107/D
|
Untitled
Abstract: No abstract text available
Text: MC10E166, MC100E166 5V ECL 9-Bit Magnitude Comparator Description The MC10E/100E166 is a 9-bit magnitude comparator which compares the binary value of two 9-bit words and indicates whether one word is greater than, or equal to, the other. The 100 Series contains temperature compensation.
|
Original
|
PDF
|
MC10E166,
MC100E166
MC10E/100E166
EIA/JESD78
MC10E166/D
|