tlr26480bg
Abstract: TILE64 PB010 BGA PROFILING TLR26480-BG-9C TILE64TM 866MHz
Text: TILE64 Processor Product Brief Overview DDR2 Controller 0 The TILE64™ family of multicore processors delivers immense computing performance to drive the latest generation of embedded applications. This revolutionary processor features 64 identical processor cores tiles interconnected with Tilera’s
|
Original
|
PDF
|
TILE64
TILE64TM
TLR26480-BG-7C
TLR26480-BG-9C
TILE64,
PB010
tlr26480bg
BGA PROFILING
TLR26480-BG-9C
866MHz
|
Untitled
Abstract: No abstract text available
Text: ANT-418-MHW-xxx-x DATA SHEET Product Dimensions Description MHW Series dipole antennas feature a durable, unobtrusive housing that sticks permanently with integral adhesive to flat, non-conductive surfaces such as windows, drywall, ceiling tiles, plastic, etc. The antennas
|
Original
|
PDF
|
ANT-418-MHW-xxx-x
RG-174
418MHz
408-428MHz
ANT-418-MHW-RPS-L
ANT-418-MHW-RPS-S
ANT-418-MHW-SMA-L
ANT-418-MHW-SMA-S
000MHz
|
1N79
Abstract: 1N60 1N63 1N66 APA075 Actel APA075 stapl
Text: Application Note AC227 How To Use UJTAG Introduction UJTAG is an embedded macro for the ProASICPLUS and ProASIC3 device families. It is implemented in unused I/O tiles and used as the interface between external JTAG ports and internal logic. This macro can
|
Original
|
PDF
|
AC227
1N79
1N60
1N63
1N66
APA075
Actel APA075
stapl
|
NGM15W
Abstract: No abstract text available
Text: NG High-Efficiency Low Power 10 to 20W Power NGM Compact Tiles . Features: .General Specifications: . . . Output power: up to 20 W Efficiency: up to 86% Input voltage range: 19.2 to 72 Vdc, or 36 to 72 Vdc Adjustable output voltage Fixed switching frequency: 270 kHz
|
Original
|
PDF
|
NGM-15W-48V-2
NGM-20W-48V-12V
NGM-20W-48V-2
NGM-20W-48V-12V
NGM15W
|
CAF94135
Abstract: No abstract text available
Text: In-Building Wireless Products Model Number Reference Antenna Type Armstrong i-ceiling Tiles Omnidirectional Model # Reference # Antenna Description IFC8519, i-ceiling tile w/ 1 850/1900 Dual-Band Microsphere Embedded (Armstrong WL1) IFCMULT, i-ceiling tile w/ (1) 850/1900 Dual-Band, (1) 1900 &
|
Original
|
PDF
|
IFC8519,
IFC2450,
IFE8519,
RG-142
CAF94272
CAF94134
RG-316
CAF94135
|
Untitled
Abstract: No abstract text available
Text: ANT-433-MHW-xxx-x Data Sheet by Product Description MHW Series dipole antennas feature a durable, unobtrusive housing that sticks permanently with integral adhesive to flat, non-conductive surfaces such as windows, drywall, ceiling tiles, plastic, etc. The antennas are well suited to low-power
|
Original
|
PDF
|
ANT-433-MHW-xxx-x
RG-174
|
LF712
Abstract: ARM926EJ-S CP15 ICS307 PB926EJ-S XC2V6000 ADC rtl code 0136B DPRAM 128mb T0464FA70
Text: Application Note 136 Using Core Tiles Stand-Alone Document number: ARM DAI 0136B Issued: January 2006 Copyright ARM Limited 2006 Application Note 136 Using Core Tiles Stand Alone Copyright 2006 ARM Limited. All rights reserved. Release information The following changes have been made to this Application Note.
|
Original
|
PDF
|
0136B
LF712
ARM926EJ-S
CP15
ICS307
PB926EJ-S
XC2V6000
ADC rtl code
0136B
DPRAM 128mb
T0464FA70
|
moving sign LED display
Abstract: No abstract text available
Text: Improving Thermal Performance of LED Tiles in Outdoor Large Area Displays Application Brief D-010 Introduction The key factor in improving the long term optical performance of LEDs Light Emitting Diodes is maintaining a low operating temperature. This Application Brief addresses that issue by presenting various methods of reducing the LED junction
|
Original
|
PDF
|
D-010
I-007:
5964-9602E
moving sign LED display
|
Untitled
Abstract: No abstract text available
Text: PA300PS-MA 300 mm Semi-Automatic Probe System DATA SHEET The PA300PS-MA is the world’s only analytical probe system for ine-pitch probing of pads down to 30 m x 30 μm, veriication of ball grid arrays and the most universal tool for wafer-level reliability WLR tests with 220 mm or 320 mm Celadon tiles. The semiautomatic probe system employs the powerful ProbeShield technology, enabling accurate low-noise measurements of atto amps
|
Original
|
PDF
|
PA300PS-MA
PA300PS-MA
PA300PS-MA-DS-1012
PA300PS-MA.
|
ahb apb bridge vhd
Abstract: verilog code for ahb bus matrix VPB926ejs verilog code ahb-apb bridge ahb arbiter AMBA AHB bus arbiter programmer schematic arm AN119 LT-XC2V4000 PB926EJ-S
Text: Application Note 119 Implementing AHB Peripherals in Logic Tiles Document number: ARM DAI 0119E Issued: January 2006 Copyright ARM Limited 2006 Copyright 2006 ARM Limited. All rights reserved. Application Note 119 Implementing AHB Peripherals in Logic Tiles
|
Original
|
PDF
|
0119E
Versatile/PB926EJ-S
ahb apb bridge vhd
verilog code for ahb bus matrix
VPB926ejs
verilog code ahb-apb bridge
ahb arbiter
AMBA AHB bus arbiter
programmer schematic arm
AN119
LT-XC2V4000
PB926EJ-S
|
A500K050
Abstract: A500K130 A500K180 A500K270 AC154 Signal Path Designer
Text: Application Note AC154 Efficient Use of ProASIC Clock Trees One of the main architectural benefits of ProASIC is the clock tree. Each device of the ProASIC FPGA family offers 4 global trees. Each of these trees is based on a collection of spines and ribs that reaches all the tiles in their regions
|
Original
|
PDF
|
AC154
A500K270
A500K050
A500K130
A500K180
AC154
Signal Path Designer
|
Untitled
Abstract: No abstract text available
Text: 5.6 Identification Systems Hazardous Area Identification Stainless Steel Marking System, manual • Hellermark SSM Features and Benefits Hellermark stainless steel pre-embossed marker tiles are designed for use in harsh and hazardous conditions. Hellermark is
|
Original
|
PDF
|
|
RAM64K36
Abstract: wd19 RD23 RAM256X9 WD21
Text: A pp l i c a t i o n N o t e A C 1 7 7 Implementing Multi-Port Memories in Axcelerator Devices I n tro du ct i on This application note describes a user configurable VHDL wrapper for implementing dual-port and quad-port memory structures using a small number of programmable logic tiles
|
Original
|
PDF
|
128x36,
256x18,
512x9,
RAM64K36
wd19
RD23
RAM256X9
WD21
|
TLR3-6480BG-7C
Abstract: TLR364 baseband processor OFDM LTE processor OFDM LTE H.264 codec 1080p30
Text: TILEPro64 Processor Product Brief Overview The TILEPro64™ processor brings multicore computing to the next level, enabling embedded applications to achieve the highest compute performance in the market. This latest-generation processor features 64 identical processor cores tiles interconnected with
|
Original
|
PDF
|
TILEPro64TM
TILEPro64,
PB019
TLR3-6480BG-7C
TLR364
baseband processor OFDM LTE
processor OFDM LTE
H.264 codec
1080p30
|
|
AC178
Abstract: APA075 APA1000 APA150 APA300 APA450 APA600 APA750 RAM256X9SST
Text: Application Note AC178 Optimal Usage of Global Network Spines in ProASICPLUS Devices In t ro d u ct i o n PLUS What is a Spine? The ProASIC architecture contains four segmented global networks that can access all the logic, memory, and I/O tiles on the die. These global networks offer low skew
|
Original
|
PDF
|
AC178
APA1000
AC178
APA075
APA150
APA300
APA450
APA600
APA750
RAM256X9SST
|
Application Note 1027 hp
Abstract: 1996 led HP lumens moving sign LED display
Text: hH Improving Thermal Performance of LED Tiles in Outdoor Large Area Displays Application Brief D-010 Introduction The key factor in improving the long term optical performance of LEDs Light Emitting Diodes is maintaining a low operating temperature. This Application
|
Original
|
PDF
|
D-010
I-007:
5964-9602E
Application Note 1027 hp
1996 led HP lumens
moving sign LED display
|
absorber 50 GHz
Abstract: absorber PS28B-2 PS28B
Text: The Leading Source for EMI Shielding Reliable Board, Enclosure and Cable Solutions saddle beads Ferrite Tile PCB high attenuation RF absorber tiles RF Absorber Membrane saddle RFI right atbeads the source ® WITH TUNED RF ABSORBER MEMBRANE: for PCB Components. Absorbs
|
Original
|
PDF
|
PS28B0500-1
PS28B0875-1
PS28B1055-1
PS28B2100-1
PS25B0500-1
PS25B0875-1
PS25B1055-1
PS25B2100-1
40MHz
200MHz
absorber 50 GHz
absorber
PS28B-2
PS28B
|
verilog code for 8 bit AES encryption
Abstract: verilog code for 128 bit AES encryption vhdl code for AES algorithm vhdl code for aes decryption verilog code for 32 bit AES encryption vhdl code for cbc SP800-38A key expansion for aes algorithm 74017 FIPS-197
Text: AES1 www.ipcores.com Ultra-Compact Advanced Encryption Standard Core General Description Base Core Features The AES core implements Rijndael encoding and decoding in compliance with the NIST Advanced Encryption Standard. Basic core is very small start at 800 Actel tiles .
|
Original
|
PDF
|
FIPS-197
verilog code for 8 bit AES encryption
verilog code for 128 bit AES encryption
vhdl code for AES algorithm
vhdl code for aes decryption
verilog code for 32 bit AES encryption
vhdl code for cbc
SP800-38A
key expansion for aes algorithm
74017
|
1N29
Abstract: 1N79 10-SHIFT 1N60 1N63 1N66 APA075 FLASHPRO LITE sipo shift register by using D flip-flop
Text: Application Note AC227 How To Use UJTAG Introduction UJTAG is an embedded macro for the ProASICPLUS and ProASIC®3 device families. It is implemented in unused I/O tiles and used as the interface between external JTAG ports and internal logic. This macro can
|
Original
|
PDF
|
AC227
1N29
1N79
10-SHIFT
1N60
1N63
1N66
APA075
FLASHPRO LITE
sipo shift register by using D flip-flop
|
tripod
Abstract: No abstract text available
Text: New AutoCross-Laser ACL The ideal inside laser measuring instruments Easy to use as pendel system - self levelling automaticlly in a few seconds. Brilliant red lines for easy levelling of tiles, windows, doors etc. ACL AutoCross-Laser 2 Simple use crosslaser 635 nm. Automatic self
|
Original
|
PDF
|
D-59757
tripod
|
80500 TRANSISTOR
Abstract: Vo 80500 TRANSISTOR astec custom power micron fuse resistors Widlar 450FF Bipolar Power Transistor Data Astec Semiconductor 1fa MARKING AS1700-NPN
Text: AS17xx Semicustom Bipolar Array Features Description Size single tile • 87 x 75 mils Expandability of array (to 2 or 4 tiles) The AS17xx is Astec’s proprietary semicustom bipolar array. This semicustom IC is a collection of individual transistors and resistors in a fixed configuration. The custom circuit is
|
Original
|
PDF
|
AS17xx
AS17xx
80500 TRANSISTOR
Vo 80500 TRANSISTOR
astec custom power
micron fuse resistors
Widlar
450FF
Bipolar Power Transistor Data
Astec Semiconductor
1fa MARKING
AS1700-NPN
|
Untitled
Abstract: No abstract text available
Text: Ferrite tiles for anechoic chambers D A B C Materials K 1500 K 2000 Code: 151 Code: 201 A / mm B / mm C / mm D / mm 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 100 -0,3 4,0 0,3 5,0 0,3
|
Original
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: TYPEFACE; mm, HEIGHT: 4 ,00mm COLOUR; BLACK A l l CHARACTERS/DEVICES TO BE RANGED CENTRE OTES: EACH TILE SET TO BE PLACED IN CLEAR POLYTHENE SEALED SAfij 125 X 160mm FOOTPRINT ALL TILES MUST REMAIN INTACT ON SA LV A G E FOR POINT OF SALE PRESENTATION LOW TACK FILM TO BE APPLIED TO REVERSE
|
OCR Scan
|
PDF
|
160mm
4S11S2
|
Untitled
Abstract: No abstract text available
Text: NOTES: EACH TILE SET TO BE PLACED IN C L E M POLYTHENE SEALED BAG; 125 X 1&0m FOOTPRINT A IL TILES MUST REMAIN mTA€7 ON SALVAGE FOR POINT OF SALE PRESENTATION LOW TACK FILM TO 8E APPLIED TO REVERSE FACE TILES WILL 8E INDIVIDUALLY REMOVED FROM SHEET 8Y END USER
|
OCR Scan
|
PDF
|
|