Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VHDL CODING FOR ANALOG TO DIGITAL CONVERTER Search Results

    VHDL CODING FOR ANALOG TO DIGITAL CONVERTER Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    DCL541A01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=3:1) / Default Output Logic: Low / Input disable Visit Toshiba Electronic Devices & Storage Corporation
    DCL542H01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=2:2) / Default Output Logic: High / Output enable Visit Toshiba Electronic Devices & Storage Corporation
    DCL541B01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=3:1) / Default Output Logic: High / Input disable Visit Toshiba Electronic Devices & Storage Corporation
    DCL542L01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=2:2) / Default Output Logic: Low / Output enable Visit Toshiba Electronic Devices & Storage Corporation
    DCL540H01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=4:0) / Default Output Logic: High / Output enable Visit Toshiba Electronic Devices & Storage Corporation

    VHDL CODING FOR ANALOG TO DIGITAL CONVERTER Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    SPICE As An AHDL

    Abstract: analog to digital converter vhdl coding digital to analog converter vhdl coding vhdl coding for analog to digital converter vhdl code for digital to analog converter vhdl code for All Digital PLL IEEE PROGRAMS OR ENGINEERING STUDENT WITH vhdl electronic workbench VHDL code for dac Z-Domain Systems Development
    Text: SPICE AS AN AHDL Analog and Mixed Signal conference by Charles E. Hymowitz Intusoft San Pedro, CA, 7/94 ABSTRACT This paper will discuss the following questions: Is SPICE an AHDL and is it a viable alternative to currently proposed AHDL languages? Second, should AHDL constructs or SPICE syntax compatibility be the starting point for analog extensions to VHDL?


    Original
    PDF

    vhdl coding for analog to digital converter

    Abstract: analog to digital converter vhdl coding analog to digital converter vhdl coding on soft digital to analog converter vhdl coding CORE8051 vhdl code for digital to analog converter 4460 MOSFET ADC rtl code ieee embedded system projects eeprom tutorial
    Text: Fusion Design Flow Tutorial Actel Corporation, Mountain View, CA 94043 2005 Actel Corporation. All rights reserved. Printed in the United States of America Part Number: 502-00064-0 Release: December 2005 No part of this document may be copied or reproduced in any form or by any means


    Original
    PDF

    4 bit binary multiplier Vhdl code

    Abstract: DSP48 XAPP930 rgb to ycbcr four matrix multipliers color space converter vhdl rgb ycbcr BT.709 XC3S1000 XC4VSX35 FF668 FG320
    Text: Application Note: Virtex-4, Virtex-II, Virtex-II Pro, Spartan-3 R Color-Space Converter: RGB to YCrCb Author: Gabor Szedo XAPP930 v1.0.1 August 27, 2007 Summary This application note describes the implementation of an RGB color space to a YCbCr color space conversion circuit necessary in many video designs. The reference design files include


    Original
    PDF XAPP930 4 bit binary multiplier Vhdl code DSP48 XAPP930 rgb to ycbcr four matrix multipliers color space converter vhdl rgb ycbcr BT.709 XC3S1000 XC4VSX35 FF668 FG320

    vhdl code for floating point matrix multiplication

    Abstract: conversion of binary data into gray code in vhdl vhdl code for matrix multiplication matrix multiplication code in vhdl with testbench file XC3S1000 rgb yuv vhdl ycrcb rgb vhdl rgb yuv vhdl gray FG320 SG16
    Text: Application Note: Virtex-4, Virtex-II Pro, Virtex-II, Spartan-3 R Color-Space Converter: YCrCb to RGB Author: Gabor Szedo XAPP931 v1.2 December 2, 2009 Summary This application note describes the implementation of a YCrCb color space to an RGB Color space conversion circuit necessary in many video designs. The reference design files include


    Original
    PDF XAPP931 prov0-792-7, JTC1/SC29/WG11 vhdl code for floating point matrix multiplication conversion of binary data into gray code in vhdl vhdl code for matrix multiplication matrix multiplication code in vhdl with testbench file XC3S1000 rgb yuv vhdl ycrcb rgb vhdl rgb yuv vhdl gray FG320 SG16

    4 bit binary multiplier Vhdl code

    Abstract: system generator matlab ise rgb yuv vhdl gray rgb yuv vhdl color space converter YUV RGB ITU-R BT.709 IBM 2568 vhdl code for matrix multiplication C 6492-0 conversion of binary data into gray code in vhdl rgb to ycbcr four matrix multipliers
    Text: Application Note: Virtex-4, Virtex-II Pro, Virtex-II, Spartan-3 R Color-Space Converter: YCrCb to RGB Author: Gabor Szedo XAPP931 v1.1 October 13, 2006 Summary This application note describes the implementation of a YCrCb color space to an RGB Color space conversion circuit necessary in many video designs. The reference design files include


    Original
    PDF XAPP931 prov7822-4, JTC1/SC29/WG11 4 bit binary multiplier Vhdl code system generator matlab ise rgb yuv vhdl gray rgb yuv vhdl color space converter YUV RGB ITU-R BT.709 IBM 2568 vhdl code for matrix multiplication C 6492-0 conversion of binary data into gray code in vhdl rgb to ycbcr four matrix multipliers

    verilog code pipeline square root

    Abstract: AD8138 AD8351 N-7075 tsmc cmos 0.13 um tsmc cmos 0.13 um ADC vhdl coding pipeline adc digital error correction TSMC Flash IP
    Text: PRELIMINARY PRODUCT SPECIFICATION nAD10120-13a 10-bit 120 MSPS Analog-to-Digital Converter IP FEATURES • • • • • • 10-bit ADC Up to 120 MSPS Conversion Rate Single 1.2 V Power Supply 1.0 V p-p Differential Input Excellent Dynamic Performance 59 dBFS SNR at FIN = 10 MHz


    Original
    PDF nAD10120-13a 10-bit nAD10120-13a N-7075 verilog code pipeline square root AD8138 AD8351 tsmc cmos 0.13 um tsmc cmos 0.13 um ADC vhdl coding pipeline adc digital error correction TSMC Flash IP

    vhdl coding for analog to digital converter

    Abstract: CL013G N-7075
    Text: PRODUCT SPECIFICATION nDA10400x2-13m Dual 10-bit 400 MSPS Digital-to-Analog Converter IP FEATURES • • • • • • Dual 10-bit Current Output Transmit DAC Up to 400 MSPS Update Rate Single 1.2 V Power Supply Complementary Current Outputs 1 – 10 mA Adjustable Full Scale Current


    Original
    PDF nDA10400x2-13m 10-bit nDA10400x2-13m N-7075 vhdl coding for analog to digital converter CL013G

    TSMC 0.18 um CMOS

    Abstract: vhdl coding for analog to digital converter adc vhdl cmos tsmc 0.18 0.18-um CMOS technology characteristics TSMC 0.18 um CMOS silicon AD8138 AD8351 N-7075 vlsi design physical verification
    Text: PRELIMINARY PRODUCT SPECIFICATION nAD12110-18a 12-bit 110 MSPS Analog-to-Digital Converter IP FEATURES • • • • • • 12-bit ADC Up to 110 MSPS Conversion Rate Single 1.8 V Power Supply 1.5 V p-p Differential Input Excellent Dynamic Performance 67 dBc SNR at FIN = 10 MHz


    Original
    PDF nAD12110-18a 12-bit nAD12110-18a N-7075 TSMC 0.18 um CMOS vhdl coding for analog to digital converter adc vhdl cmos tsmc 0.18 0.18-um CMOS technology characteristics TSMC 0.18 um CMOS silicon AD8138 AD8351 vlsi design physical verification

    TSMC 0.18 um CMOS

    Abstract: 0.18-um CMOS technology characteristics tsmc 0.18 flash tsmc cmos 0.18 um AD8138 AD8351 N-7075 vhdl coding for analog to digital converter verilog code for adc verilog code of analog mixed mode
    Text: PRELIMINARY PRODUCT SPECIFICATION nAD10110-18a 10-bit 110 MSPS Analog-to-Digital Converter IP FEATURES • • • • • • 10-bit ADC Up to 110 MSPS Conversion Rate Single 1.8 V Power Supply 1.5 V p-p Differential Input Excellent Dynamic Performance 59 dBFS SNR at FIN = 10 MHz


    Original
    PDF nAD10110-18a 10-bit nAD10110-18a N-7075 TSMC 0.18 um CMOS 0.18-um CMOS technology characteristics tsmc 0.18 flash tsmc cmos 0.18 um AD8138 AD8351 vhdl coding for analog to digital converter verilog code for adc verilog code of analog mixed mode

    tsmc cmos 0.13 um

    Abstract: N-7075
    Text: PRELIMINARY PRODUCT SPECIFICATION nDA10400x2-13a Dual 10-bit 400 MSPS Digital-to-Analog Converter IP FEATURES • • • • • DIGITAL CONTROL OPM[2:0] CLK0 IOUT0 LATCH • Dual 10-bit Current Output Transmit DAC Up to 400 MSPS Update Rate Single 1.2 V Power Supply


    Original
    PDF nDA10400x2-13a 10-bit nDA10400x2-13a N-7075 tsmc cmos 0.13 um

    tsmc cmos 0.13 um

    Abstract: digital to analog converter vhdl coding vlsi design physical verification 12 bit DAC VHDL CODE N-7075 vhdl coding for analog to digital converter IFSR10 TSMC 0.13 um CMOS
    Text: PRELIMINARY PRODUCT SPECIFICATION nDA10400-13a 10-bit 400 MSPS Digital-to-Analog Converter IP FEATURES • • • • • 10-bit Current Output Transmit DAC Up to 400 MSPS Update Rate Single 1.2 V Power Supply Complementary Current Outputs 1 – 10 mA Adjustable Full Scale Current


    Original
    PDF nDA10400-13a 10-bit nDA10400-13a N-7075 tsmc cmos 0.13 um digital to analog converter vhdl coding vlsi design physical verification 12 bit DAC VHDL CODE vhdl coding for analog to digital converter IFSR10 TSMC 0.13 um CMOS

    TSMC 0.18 um CMOS

    Abstract: TSMC rf cmos 0.18 um IFSR15 N-7075 cmos tsmc 0.18 1/TSMC rf cmos 0.18 um
    Text: PRELIMINARY PRODUCT SPECIFICATION nDA10200x2-18a Dual 10-bit 200 MSPS Digital-to-Analog Converter IP FEATURES • • • • • • OPM[2:0] CLK Dual 10-bit Current Output Transmit DAC Up to 200 MSPS Update Rate Single 1.8 V Power Supply Complementary Current Outputs


    Original
    PDF nDA10200x2-18a 10-bit nDA10200x2-18a N-7075 TSMC 0.18 um CMOS TSMC rf cmos 0.18 um IFSR15 cmos tsmc 0.18 1/TSMC rf cmos 0.18 um

    vhdl coding for analog to digital converter

    Abstract: vlsi design physical verification AD8138 AD8351 CL013G N-7075 vhdl coding pipeline adc digital error correction simple ADC Verilog code digital mixer verilog code
    Text: PRODUCT SPECIFICATION nAD10120x2-13m Dual 10-bit 120 MSPS Analog-to-Digital Converter IP FEATURES • • • • • OPM[1:0] CLK EXTREF INP0 • • • • PIPELINE ADC VCM0 INN0 REFP REFN VOLTAGE REFERENCE VCM1 PIPELINE ADC INN1 Communication Receive Channel


    Original
    PDF nAD10120x2-13m 10-bit nAD10120x2-13m N-7075 vhdl coding for analog to digital converter vlsi design physical verification AD8138 AD8351 CL013G vhdl coding pipeline adc digital error correction simple ADC Verilog code digital mixer verilog code

    TSMC 0.18 um CMOS

    Abstract: verilog code for adc verilog code pipeline square root vhdl coding for analog to digital converter AD8138 AD8351 N-7075 0.18-um CMOS technology characteristics vhdl coding for pipeline TSMC Flash IP
    Text: PRELIMINARY PRODUCT SPECIFICATION nAD10110x2-18a Dual 10-bit 110 MSPS Analog-to-Digital Converter IP FEATURES • • • • • OPM[1:0] CLK EXTREF INP0 • • • • PIPELINE ADC VCM0 INN0 REFP REFN VOLTAGE REFERENCE VCM1 PIPELINE ADC INN1 Communication Receive Channel


    Original
    PDF nAD10110x2-18a 10-bit nAD10110x2-18a N-7075 TSMC 0.18 um CMOS verilog code for adc verilog code pipeline square root vhdl coding for analog to digital converter AD8138 AD8351 0.18-um CMOS technology characteristics vhdl coding for pipeline TSMC Flash IP

    free vHDL code of median filter

    Abstract: free verilog code of median filter verilog code for UART with BIST capability verilog code for 2D linear convolution rx UART AHDL design verilog code for 2D linear convolution filtering vhdl median filter verilog code for median filter 8051 interface ppi 8255 vhdl code direct digital synthesizer
    Text: AMPP Catalog February 1997 About this Catalog February 1997 AMPP Catalog Contents This catalog describes the Altera® Megafunction Partners Program AMPP . The catalog also provides megafunction descriptions and partner profiles for each AMPP partner. The information in this catalog is


    Original
    PDF

    verilog code for 2D linear convolution

    Abstract: verilog code for GPS correlator vhdl code numeric controlled oscillator pipeline rx UART AHDL design verilog code car parking free verilog code of median filter verilog code for 2D linear convolution filtering verilog code for median filter 16 QAM modulation verilog code LED Dot Matrix vhdl code
    Text: AMPP Catalog February 1997 AMPP Catalog February 1997 M-CAT-AMPP-02 Altera, AHDL, AMPP, OpenCore, MAX, MAX+PLUS, MAX+PLUS II, FLEX, FLEX 10K, FLEX 8000, MAX 9000, MAX 7000, EPF10K10, EPF10K20, EPF10K30, EPF10K40, EPF10K50, EPF10K70, EPF10K100, EPF8282, EPF82828A, EPF8452, EPF8452A, EPF8636A, EPF8820, EPF8820A, EPF8118,


    Original
    PDF M-CAT-AMPP-02 EPF10K10, EPF10K20, EPF10K30, EPF10K40, EPF10K50, EPF10K70, EPF10K100, EPF8282, EPF82828A, verilog code for 2D linear convolution verilog code for GPS correlator vhdl code numeric controlled oscillator pipeline rx UART AHDL design verilog code car parking free verilog code of median filter verilog code for 2D linear convolution filtering verilog code for median filter 16 QAM modulation verilog code LED Dot Matrix vhdl code

    8251 intel microcontroller architecture

    Abstract: vhdl source code for 8086 microprocessor 8251 usart verilog coding for asynchronous decade counter verilog code for 8254 timer verilog code for median filter 8251 uart vhdl SERVICE MANUAL oki 32 lcd tv verilog code for iir filter VHDL CODE FOR HDLC controller
    Text: ALTERA MEGAFUNCTION PARTNERS PROGRAM Catalog About this Catalog ® May 1996 AMPP Catalog Contents This catalog provides an introduction to the Altera Megafunction Partners Program, a description of each AMPP megafunction, and a listing of corporate profiles and contact information for each AMPP


    Original
    PDF

    XAPP921c

    Abstract: low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter
    Text: Application Note: Virtex-5, Spartan-DSP FPGAs Designing Efficient Wireless Digital Up and Down Converters Leveraging CORE Generator and System Generator R XAPP1018 v1.0 October 22, 2007 Summary Authors: Helen Tarn, Kevin Neilson, Ramon Uribe, David Hawke


    Original
    PDF XAPP1018 XAPP921c low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter

    matlab codes for wcdma rake receiver

    Abstract: 3G HSDPA circuits diagram HSDPA matlab wcdma simulink turbo encoder circuit, VHDL code mimo model simulink 3G HSDPA cell capacity planning hsdpa matlab codes 3g hsdpa signal antenna Diagram umts turbo encoder circuit
    Text: Application Note: Virtex-4 and Spartan-3 Devices Benefits of FPGAs in Wireless Base Station Baseband Processing Applications R XAPP726 v1.0 July 25, 2005 Summary Author: Hong-Swee Lim With the deployment of the 3G-wireless infrastructure gaining momentum, equipment


    Original
    PDF XAPP726 pp1064-1070. matlab codes for wcdma rake receiver 3G HSDPA circuits diagram HSDPA matlab wcdma simulink turbo encoder circuit, VHDL code mimo model simulink 3G HSDPA cell capacity planning hsdpa matlab codes 3g hsdpa signal antenna Diagram umts turbo encoder circuit

    verilog code for DFT

    Abstract: toshiba ASIC analog to digital converter verilog code target FPGA
    Text: Potential FPGA-to-Toshiba-ASIC Migration Design Guide System Solutions from Toshiba America Electronic Components, Inc. Systems Application Engineering SAE Jean Chao, Sr. MTS John Ahn, Sr. MTS Behzad Sanii, MTS Director June 2001 Revision 1 Page 1 Prepared by Systems Application Engineering Team


    Original
    PDF

    N-7075

    Abstract: No abstract text available
    Text: OBJECTIVE PRODUCT SPECIFICATION nDA10200-13 10-Bit 200MSPS 0.13µm Digital-to-Analog Converter IP FEATURES • • • • • • • • • • APPLICATIONS • Complementary current output Update rate: 200MSPS Low power max 12.5mW 1.2V power supply SFDR > 62dB @ fin = 5MHz


    Original
    PDF nDA10200-13 10-Bit 200MSPS 200MSPS nDA10200-13 implement14 N-7075

    lms algorithm using verilog code

    Abstract: lms algorithm using vhdl code ATM machine working circuit diagram using vhdl verilog code for lms adaptive equalizer verilog code for lms adaptive equalizer for audio digital IIR Filter VHDL code 8086 microprocessor based project verilog DTMF decoder qpsk demodulation VHDL CODE verilog code for fir filter using DA
    Text: AMPP Catalog June 1998 About this Catalog June 1998 AMPP Catalog Contents This catalog provides information on Altera Megafunction Partners Program AMPPSM partners and provides descriptions of megafunctions from each AMPP partner. The information in this catalog is current as of


    Original
    PDF

    MT9M033

    Abstract: CMOS Sensor to H.264 Scatter-Gather direct memory access SG-DMA verilog code for cavlc encoder tse altera h.264 encoder cabac verilog Altera Digital Camera Development Platform surveillance system diagram h.264 cabac verilog
    Text: Building an IP Surveillance Camera System with a Low-Cost FPGA WP-01133-1.0 White Paper Current market trends in video surveillance present a number of challenges to be addressed, including the move from analog to digital cameras, conversion to high-definition HD video,


    Original
    PDF WP-01133-1 MT9M033 CMOS Sensor to H.264 Scatter-Gather direct memory access SG-DMA verilog code for cavlc encoder tse altera h.264 encoder cabac verilog Altera Digital Camera Development Platform surveillance system diagram h.264 cabac verilog

    vhdl DTMF

    Abstract: No abstract text available
    Text: T em ic S e m i c o n d u c t o r s Mixed Analog/Digital Capability The ability to combine analog and digital functions on the same chip represents the ultimate in system integration. Through its standard cells and Application-Configurable System Cells ACSCs ,


    OCR Scan
    PDF