Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    05T5372 Search Results

    05T5372 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    ep512 dc

    Abstract: No abstract text available
    Text: ALTERA CORP EP512 S4E I> . • QST537S Ü001117 S I ' J. ■.* M 2 MACROCELL EPLD w w m m FEATURES GENERAL DESCRIPTION High Performance logic replacement for TTL and 74HC or 74HCT SSI and MSI logic. High Speed, tpd = 25ns, and 40MHz operating frequency. "Zero Power" 150 //A Standby Current .


    OCR Scan
    PDF EP512 QST537S 74HCT 40MHz 0ST5372 QSTS37E tAIL01 ep512 dc

    ALTERA EP

    Abstract: I7232 MIL-STD-883-compliant
    Text: EP1810 EPLD Features • High-performance, 48-macrocell Classic EPLD Combinatorial speeds with tPD as low as 20 ns Counter frequencies of up to 50 MHz Pipelined data rates of up to 62.5 MHz Programmable I/O architecture with up to 64 inputs or 48 outputs The following devices are pin-, function-, and programming filecompatible: EP1810, EP1810T, and EP1810 MIL-STD-883-compliant


    OCR Scan
    PDF EP1810 48-macrocell EP1810, EP1810T, MIL-STD-883-compliant 68-pin ALTERA EP I7232

    altera ep900

    Abstract: EP900 74HC EP910 altera EP910 ep900-2 ep9003
    Text: ALTERA 24E D CO R P • 05^5375 GOOllDD r r ^ «nom s 24-M A C R O C E LL EPLO t 7 I -^ -4 7 EP900 FEATURES GENERAL DESCRIPTION • • • • • • • The Altera EP900 is a pin-compatible version of the popular EP910 Erasable Programmable Logic Device EPLD . Available in 40-pin DIP and 44-pln


    OCR Scan
    PDF 24-MACROCELL EP900 EP910, 20/yA 0STS37E NHt87i) altera ep900 EP900 74HC EP910 altera EP910 ep900-2 ep9003

    Untitled

    Abstract: No abstract text available
    Text: M A X 9000 Programmable Logic Device Family Data Sheet March 1995, ver. 2 High-performance EEPROM-based programmable logic devices PLDs built on third-generation Multiple Array MatriX (MAX) architecture Fabricated on 0.65-micron CMOS technology High-density EPLD family ranging from 6,000 usable (12,000


    OCR Scan
    PDF 65-micron 12-ns 125-MHz

    EPM7032

    Abstract: No abstract text available
    Text: EPM7032 EPLD M . 32-Macrocell Programmable Logic Device September 1993, ver. 3 Features Data Sheet □ □ □ □ □ □ □ □ High-performance, erasable CMOS EPLD based on second-generation MAX architecture 600 usable gates Combinatorial speeds with t PD = 7.5 ns


    OCR Scan
    PDF EPM7032 32-Macrocell 44-pin EPM7032V-12, EPM7032V-15, EPM7032V-20

    EPM5192

    Abstract: EPM5192A J-Lead, QFP ceramic 100-Pin Package Pin-Out Diagram A1176 d1072 K66-1 EPM5192-1
    Text: EPM5192 EPLD Features 11 • ■ ■ ■ Figure 20. EPM5192 Package Pin-Out Diagrams Package outlines not drawn to scale. See Tables 8 and 9 in this data sheet fo r pin-out information. Windows in ceramic packages only. 90005005 22 £ So 2 2 cu 5 ooaa o nnnnnnnnnnnnnnn


    OCR Scan
    PDF EPM5192 84-pin 100-pin 000H2SÃ EPM5192A J-Lead, QFP ceramic 100-Pin Package Pin-Out Diagram A1176 d1072 K66-1 EPM5192-1

    EP600IPC-45

    Abstract: 5962-8686401la ep600i Altera Classic EPLDs altera ep610
    Text: ANbi^n^ EP600I Classic EPLD Data Sheet Supplement March 1995, ver. 2 This data sheet supplement should be used together with the Classic Family Data Sheet and the Altera Device Package Outlines Data Sheet in the current data book. Features ^ □ □ □ □


    OCR Scan
    PDF EP600I 5C060 16-macrocell EP610 EP600IPC-45 5962-8686401la ep600i Altera Classic EPLDs altera ep610

    r12n10

    Abstract: EMP7032 max7000
    Text: Includes MAX7000E M A Y IVI M A 7 0 0 0 / UUU Programmable Logic Device Family March 1995, ver. 3 Features. Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance CMOS EEPROM devices based on secondgeneration Multiple Array MatriX MAX architecture


    OCR Scan
    PDF MAX7000E EPM7256E 192-Pin 208-Pin r12n10 EMP7032 max7000

    Untitled

    Abstract: No abstract text available
    Text: EP600 EPLD t i d = n & 16-Macrocell Device \ June 1993, ver. 1 Data Sheet Supplement 16-macrocell Classic EPLD - Combinatorial speeds with tPD = 45 ns Counter frequencies up to 222 MHz Pipelined data rates up to 263 MHz □ Programmable I/O architecture with up to 20 inputs or 16 outputs


    OCR Scan
    PDF EP600 16-Macrocell EP610, EP610A, EP610T, EP630

    EPM5130

    Abstract: No abstract text available
    Text: A L TE RA CORP □5*15372 0 0 D 2 1 4 2 4bT « A L T 47E D 'P f D - 0 l EPM5016 to EPM5192 EPLDs High-Speed, High-Density MAX 5000 Devices Data Sheet September 1991, ver. 2 Features □ □ □ □ □ □ Complete family of CMOS EPLDs solves design tasks ranging from


    OCR Scan
    PDF EPM5016 EPM5192 20-pin 100-pin 15-ns EPM5130

    EPX880-10

    Abstract: altera epx740
    Text: FLASHIogic Programmable Logic Device Family Features. • ■ Prelim inary Information ■ ■ ■ Formerly Intel's FLEXlogic iFX family High-performance programmable logic device (PLD) family SRAM-based logic w ith shadow EPROM or FLASH memory elements fabricated on 0.6- and 0.8-micron CMOS technology


    OCR Scan
    PDF 24V10 EPX880 84-Pin 160-Pin EPX8160 EPX8160 DS1S372 208-Pin EPX880-10 altera epx740

    altera EP600

    Abstract: ep800 EP600 EP600 programming EP610 "pin compatible" EP610 74HC GOG111S 16 macrocells 05T5372
    Text: ALTERA CORP 24E D 05^5372 0001113 5 rr-tUrG-iFi iu I m m m :.SSI6-M ACROCELL EPLD FEATURES GENERAL DESCRIPTION • High density logic replacement for TTL and 74HC. • Functional and pin compatible with the Altera EP600. • High speed, tpd = 45 ns. • Asynchronous clocking of ail registers or banked


    OCR Scan
    PDF EP600. 20/jA EP600-3 EP600 MIL-STO-883 altera EP600 ep800 EP600 EP600 programming EP610 "pin compatible" EP610 74HC GOG111S 16 macrocells 05T5372

    half adder ic

    Abstract: ic number of half adder half adder ic number EP3123 D5AC32430 D5AC324 D5AC312-25
    Text: EP312 & EP324 Classic EPLDs A p ril 19 95, ver. 1 Features D ata S h e e t • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ General Description High-performance EPLDs with 12 macrocells EP312 or 24 macrocells (EP324) Combinatorial speeds as fast as 25 ns


    OCR Scan
    PDF EP312 EP324 EP312) EP324) 20-pin 0DQ5543 half adder ic ic number of half adder half adder ic number EP3123 D5AC32430 D5AC324 D5AC312-25

    EPM7128

    Abstract: EPM7128 EPLD EPM7128-15 altera max epm7128 EPM7128-10 EPM7128 PLCC epm71284 D4038 EPM7128-12
    Text: A L TE RA CORP bôE D • OSASTE 0003244 GÜD « A L T EPM7128 E P LD Features ^ □ □ □ □ □ H igh -d en sity CM O S EP LD b a se d on secon d -gen eration M AX architecture 2,500 usable gates Com binatorial speeds with tPD = 10 ns Counter frequencies up to 100 MHz


    OCR Scan
    PDF EPM7128 84-pin 160-pin EPM7128 EPLD EPM7128-15 altera max epm7128 EPM7128-10 EPM7128 PLCC epm71284 D4038 EPM7128-12