Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    3S1600E Search Results

    SF Impression Pixel

    3S1600E Price and Stock

    AMD XC3S1600E-4FGG320C

    IC FPGA 250 I/O 320FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC3S1600E-4FGG320C Tray 418 1
    • 1 $195.5
    • 10 $195.5
    • 100 $195.5
    • 1000 $195.5
    • 10000 $195.5
    Buy Now

    AMD XC3S1600E-4FGG320I

    IC FPGA 250 I/O 320FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC3S1600E-4FGG320I Tray 3 1
    • 1 $225.4
    • 10 $225.4
    • 100 $225.4
    • 1000 $225.4
    • 10000 $225.4
    Buy Now
    Avnet Americas XC3S1600E-4FGG320I Tube 36,472 1
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Avnet Asia XC3S1600E-4FGG320I 5 1
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    AMD XC3S1600E-4FGG484C

    IC FPGA 376 I/O 484FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC3S1600E-4FGG484C Tray 3 1
    • 1 $258.75
    • 10 $258.75
    • 100 $258.75
    • 1000 $258.75
    • 10000 $258.75
    Buy Now

    AMD XC3S1600E-4FG484I

    IC FPGA 376 I/O 484FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC3S1600E-4FG484I Tray 60
    • 1 -
    • 10 -
    • 100 $406.9
    • 1000 $406.9
    • 10000 $406.9
    Buy Now

    AMD XC3S1600E-4FG400C

    IC FPGA 304 I/O 400FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC3S1600E-4FG400C Bulk 60
    • 1 -
    • 10 -
    • 100 $308.1
    • 1000 $308.1
    • 10000 $308.1
    Buy Now

    3S1600E Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    C3202

    Abstract: C32025 TMS320C25 test bench for 16 bit shifter C32025TX
    Text: Control Unit o 16-bit instruction decoding o Repeat instructions for effi- C32025 Digital Signal Processor Core cient use of program space and enhanced execution Central Arithmetic-Logic Unit o 16-bit parallel shifter; 32-bit arithmetic and logical operations


    Original
    PDF 16-bit C32025 32-bit C32025 TMS320C25 C3202 test bench for 16 bit shifter C32025TX

    6SLX25-2

    Abstract: 3s1000-5 SPARTAN-6 image processing 3S100 DSP48A DSP48E 6SLX25 "motion jpeg" dcm verilog code
    Text: Baseline ISO/IEC 10918-1 JPEG Compliance Programmable Huffman Tables two DC, two AC and JPEG-D Programmable quantization tables (four) Baseline JPEG Decoder Core Up to four color components (optionally extendable to 255 components) Supports all possible scan configurations and all JPEG formats


    Original
    PDF 1920x1152, 6SLX25-2 3s1000-5 SPARTAN-6 image processing 3S100 DSP48A DSP48E 6SLX25 "motion jpeg" dcm verilog code

    6SLX150-2

    Abstract: verilog code for dma controller synchronous fifo design in verilog interrupt controller verilog code 6SLX150 6VCX240-2 verilog hdl code for programmable peripheral interface
    Text: Full compliance with the USB 2.0 specification USBHS-DEV High Speed USB Device Controller Core The USBHS-DEV core implements a complete high/full-speed 480/12 Mbps peripheral controller that interfaces to a UTMI USB port transceiver on one side and to a system’s


    Original
    PDF

    verilog code for 32 bit AES encryption

    Abstract: SP800-38A FIPS-197 3S1600E
    Text:  Conforms to the Advanced En- cryption Standard AES standard (FIPS PUB 197) AES-P  Single module efficiently inte- Programmable AES Encrypt/Decrypt Core  Run-time programmable for: grates multiple AES functions and modes − Encryption or Decryption


    Original
    PDF FIPS-197 128-bit, 192-bit 256-bit verilog code for 32 bit AES encryption SP800-38A 3S1600E

    verilog code for huffman coding

    Abstract: 3S1500
    Text: Baseline ISO/IEC 10918-1 JPEG Compliance  Programmable Huffman Tables JPEG-C Baseline JPEG Codec Core two DC, two AC and  Programmable quantization tables (four)  Up to 4 color components (op- tionally extendable to 255 components)  Supports all possible scan confi-


    Original
    PDF

    R8051XC

    Abstract: usbfs-5 3S1600E
    Text:  Support for Full and Low Speed operation according to the USB 2.0 specification  Generic system bus interface USBFS-DEV  Serial Interface Engine USB Full-Speed Device Controller Core  Support full speed devices  Extraction clock and data sig-


    Original
    PDF 8/16/24/32-bit 8/16/32-bit R8051XC USBFS-51 usbfs-5 3S1600E

    XAPP1055

    Abstract: UART16550 flexray PROTOCOL microblaze XA3S1600E X300 bus guardian configuration registers of flexray c automotive ecu UART-16 3S1600E
    Text: Application Note: Reference System - XPS FlexRay Controller Reference System: FlexRay Using the XA Automotive ECU Development Kit R XAPP1055 v1.0 April 25, 2008 Abstract This application note describes a reference system that tests the operation of the Xilinx


    Original
    PDF XAPP1055 XA3S1600E XAPP1055 UART16550 flexray PROTOCOL microblaze X300 bus guardian configuration registers of flexray c automotive ecu UART-16 3S1600E

    verilog code for des

    Abstract: verilog code for implementation of des inverse quick transformation 0123456789ABCDEF A28E91724C4BBA31
    Text: FIPS 46-3 Standard Compliant Encryption/Decryption performed in 48 cycles ECB mode DES3 Up to 168 bits of security Triple Data Encryption Standard Core Verilog IP Core The DES3 core implements the Triple Data Encryption Standard (DES3) documented in the U.S. Government publication FIPS 46-3.


    Original
    PDF

    CTXIL206

    Abstract: vhdl code for multiplexing MPEG2 sd card interfacing spartan 3E FPGA RX 3E vhdl code for multiplexing table dvb-t XAPP1015 vhdl code for spartan 6 audio vhdl code for multiplexing Tables in dvb-t vhdl code for dvb-t 2 YCbCr output LVDS
    Text: Audio/Video Connectivity Solutions for Spartan-3E FPGAs Reference Designs for the Broadcast the Broadcast Industry: Volume 3 Industry: Volume 3 [optional] XAPP1015 v1.0 September 28, 2009 [optional] Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    PDF XAPP1015 CTXIL206 vhdl code for multiplexing MPEG2 sd card interfacing spartan 3E FPGA RX 3E vhdl code for multiplexing table dvb-t XAPP1015 vhdl code for spartan 6 audio vhdl code for multiplexing Tables in dvb-t vhdl code for dvb-t 2 YCbCr output LVDS

    D-Sub 44-pin male Connector

    Abstract: XA3S1600E 44PIN male connector Xilinx jtag cable Schematic Xilinx usb cable Schematic D-SUB-44 automotive ecu UART16550 X300 XAPP1056
    Text: Application Note: Reference System XPS CAN Controller Reference System: CAN Using the XA Automotive ECU Development Kit R XAPP1056 v1.0 April 25, 2008 Abstract This application note describes a reference system to test the operation of Xilinx Platform Studio (XPS) Controller Area Network (CAN) cores that are connected to each other using


    Original
    PDF XAPP1056 XA3S1600E D-Sub 44-pin male Connector 44PIN male connector Xilinx jtag cable Schematic Xilinx usb cable Schematic D-SUB-44 automotive ecu UART16550 X300 XAPP1056

    c80186

    Abstract: 80186EC Intel 80c86 block diagram 8259A 16X16 80C186EC C80187 186EC intel FPGA 80C186EC
    Text: Control Unit: − 9-level deep and 1-byte wide instruction queue C80186EC 80186EC-Compliant Chip Replacement 16-bit Microcontroller Core − Independent instruction ex- ecution stages allow instructions to overlap Arithmetic Logic Unit: − 16-bit arithmetic and logical


    Original
    PDF C80186EC 80186EC-Compliant 16-bit 16-bit 80C186EC 80186EC 80c86 80c186 c80186 Intel 80c86 block diagram 8259A 16X16 C80187 186EC intel FPGA 80C186EC

    verilog code for ddr2 sdram to virtex 5

    Abstract: ddr phy 5VLX30-3
    Text: DDR2-SDRAM-CTRL DDR/DDR2 SDRAM Memory Controller Core The DDR2-SDRAM-CTRL core provides a simplified, pipelined, burst-optimized interface to all industry-standard DDR and DDR-II SDRAM devices currently available, including Mobile DDR SDRAMs. It features:


    Original
    PDF 3S1600E-5 2V1000-6 4VLX25-12 5VLX30-3 verilog code for ddr2 sdram to virtex 5 ddr phy 5VLX30-3

    verilog code for 128 bit AES encryption

    Abstract: 3s250e SP800-38A FIPS-197 nist SP800-38A
    Text: Conforms to the Advanced Encryption Standard AES standard (FIPS PUB 197) AES-C Single module efficiently integrates multiple AES functions AES Optimized Encrypt/Decrypt Core Run-time programmable for: The AES-C core implements hardware data encryption and decryption using Rijndael


    Original
    PDF FIPS-197 256-bits SP800-38A verilog code for 128 bit AES encryption 3s250e nist SP800-38A

    automotive ecu

    Abstract: XAPP1054 XA3S1600E DS638 UART16550 X300 microblaze 3S1600E
    Text: Application Note: Reference System XPS MOST NIC Controller Reference System: MOST NIC Using the XA Automotive ECU Development Kit R XAPP1054 v1.0 April 25, 2008 Abstract This application note describes a reference system that tests the operation of the Xilinx


    Original
    PDF XAPP1054 XA3S1600E automotive ecu XAPP1054 DS638 UART16550 X300 microblaze 3S1600E