DIP48
Abstract: DIP-48 MK5025 MK5027N MK5027Q MK50H25N MK50H25Q MK50H27 MK50H27Q MK50H28N
Text: TELECOM AND DATA COMMUNICATIONS DATACOM PACKET SWITCHING/CCS#7 Type MK5025 MK50H25Q MK50H25N MK5027Q MK5027N MK50H27 MK50H27Q MK50H28Q MK50H28N MK5029 Description Package X 25 LAPB/ISDN LAPD/HDLC CMOS Hi-Speed Link Level Controller with DMA X 25 Link Level Controller
|
Original
|
MK5025
MK50H25Q
MK50H25N
MK5027Q
MK5027N
MK50H27
MK50H27Q
MK50H28Q
MK50H28N
MK5029
DIP48
DIP-48
MK5025
MK5027N
MK5027Q
MK50H25N
MK50H25Q
MK50H27
MK50H27Q
MK50H28N
|
PDF
|
JT-Q703
Abstract: Q703 MK5027 MK50H25 MK50H27 BSNT
Text: APPLICATION NOTE Upgrading From MK5027 to MK50H27 by Darin Kincaid The MK50H27 is a pin for pin replacement for the MK5027 with additional features and performance enhancements. Options such as TTC JT-Q703 protocol operation, Receive Signal Unit Timer, and
|
Original
|
MK5027
MK50H27
MK50H27
JT-Q703
MK5027.
Q703
MK50H25
BSNT
|
PDF
|
TSCT 2300
Abstract: 48-PIN DIP48 MK5025 MK5027 PLCC52 Z8000 DALI BASIC SO LSI-11
Text: MK5027 SS7 SIGNALLING LINK CONTROLLER CMOS FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE COMPLETE LEVEL 2 IMPLEMENTATION COMPATIBLE WITH 1988 CCITT, AT&T,
|
Original
|
MK5027
10MHz.
48-PIN
MK5025)
MK5032)
TSCT 2300
DIP48
MK5025
MK5027
PLCC52
Z8000
DALI BASIC SO
LSI-11
|
PDF
|
mk5021
Abstract: DIP-48 DIP48
Text: TELECOM AND DATA COMMUNICATIONS DATACOM PACKET SWITCHING/CCS#7 Type MK5025 MK50H25Q MK50H25N MK5027Q MK5027N MK50H28Q MK50H28N MK5029 Description Package X 25 LAPB/ISDN LAPD/HDLC CMOS Hi-Speed Link Level Controller with DMA X 25 Link Level Controller X 25 Link Level Controller
|
Original
|
MK5025
MK50H25Q
MK50H25N
MK5027Q
MK5027N
MK50H28Q
MK50H28N
MK5029
DIP48,
PLCC52
mk5021
DIP-48
DIP48
|
PDF
|
JT-Q703
Abstract: Q703 MK50H27 MK5027 MK50H25
Text: APPLICATION NOTE Upgrading From MK5027 to MK50H27 by Darin Kincaid The MK50H27 is a pin for pin replacement for the MK5027 with additional features and performance enhancements. Options such as TTC JT-Q703 protocol operation, Receive Signal Unit Timer, and
|
Original
|
MK5027
MK50H27
MK50H27
JT-Q703
MK5027.
Q703
MK50H25
|
PDF
|
TSCT 2300
Abstract: 48-PIN DIP48 MK5025 MK5027 PLCC52 Z8000 describe with pin diagram of 8088
Text: MK5027 SS7 SIGNALLING LINK CONTROLLER CMOS FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE COMPLETE LEVEL 2 IMPLEMENTATION COMPATIBLE WITH 1988 CCITT, AT&T,
|
Original
|
MK5027
10MHz.
48-PIN
MK5025)
MK5032)
TSCT 2300
DIP48
MK5025
MK5027
PLCC52
Z8000
describe with pin diagram of 8088
|
PDF
|
DALI CONTROL
Abstract: dali MK503 DTR dali
Text: MK5027 SS7 SIGNALLING LINK CONTROLLER CMOS FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE COMPLETE LEVEL 2 IMPLEMENTATION COMPATIBLE WITH 1988 CCITT, AT&T,
|
Original
|
MK5027
10MHz.
48-PIN
MK5025)
MK5032)
DALI CONTROL
dali
MK503
DTR dali
|
PDF
|
80386SX
Abstract: DIP48 MK5025 MK5027 MK50H25 Z8000 dali Receiver 80286 instruction
Text: MK50H25 HIGH SPEED LINK LEVEL CONTROLLER SECTION 1 - FEATURES System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted On chip DMA control with programmable burst
|
Original
|
MK50H25
MK50H25
MK5025
25/LAPD)
MK5027
MK5029
80386SX
DIP48
MK5025
MK5027
Z8000
dali Receiver
80286 instruction
|
PDF
|
mk5021
Abstract: N393 BCNT DIP48 MK5027 MK50H28 PLCC52 Z8000 A 1905 LMI
Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent Mode (no LMI Protocol
|
Original
|
MK50H28
nT1/T391,
nT2/T392,
nN1/N391,
nN2/N392,
nN3/N393
mk5021
N393
BCNT
DIP48
MK5027
MK50H28
PLCC52
Z8000
A 1905 LMI
|
PDF
|
DIP48
Abstract: MK5021 MK5027 MK50H28 PLCC52 Z8000
Text: MK50H28 MULTI LOGICAL LINK FRAME RELAY CONTROLLER ADVANCE DATA SECTION 1 - FEATURES Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs . Optional Transparent (or no LMI/LIV Protocol
|
Original
|
MK50H28
nT1/T391,
nT2/T392,
nN1/N391,
nN2/N392,
nN3/N393
DIP48
MK5021
MK5027
MK50H28
PLCC52
Z8000
|
PDF
|
uav design specification
Abstract: water filling station circuit diagram DALI CONTROL logical block diagram of 80286 uav electronic design water level controller using timer 555 8086 microprocessor pin description control data bus for 80286 uav design z80 cio
Text: MK50H25 HIGH SPEED LINK LEVEL CONTROLLER ADVANCE DATA SECTION 1 - FEATURES System clock rate up to 33 MHz MK50H25 33 , 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16). Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted On chip DMA control with programmable burst
|
Original
|
MK50H25
MK50H25
MK5025
25/LAPD)
MK5027
MK5029
uav design specification
water filling station circuit diagram
DALI CONTROL
logical block diagram of 80286
uav electronic design
water level controller using timer 555
8086 microprocessor pin description
control data bus for 80286
uav design
z80 cio
|
PDF
|
k5027
Abstract: HDC3 68000 thomson
Text: n = J SGS-THOMSON * l i I KfflQMtlüKSTMOgi MK5027 SS7 SIGNALLING LINK CONTROLLER . CMOS • FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS . SYSTEM CLOCK RATE TO 10MHz. DATA RATE UP TO 2.5Mbps FOR SS7 PROTOCOL PROCESSING,7Mbps FOR TRANSPARENT HDLC MODE . COMPLETE LEVEL 2 IMPLEMENTATION
|
OCR Scan
|
MK5027
10MHz.
48-PIN
MK5025)
MK5032)
1996SGS-THOMSON
k5027
HDC3
68000 thomson
|
PDF
|
J 5027 r
Abstract: LD E 5027 BU 5027
Text: / = Ä 7 T S G S -T H O M S O N # ^ » í m [ i r a M Q MK5027 e s SS7 SIGNALLING LINK CONTROLLER • CMOS ■ FULLY COM PATIBLE W ITH BOTH 8 OR 16 BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATA RATE UP TO 2.5Mbps FO R S S 7 PROTO COL PROCESSING , 7Mbps FOR TRANSPAR
|
OCR Scan
|
MK5027
10MHz
48-PIN
MK5025)
MK5032)
CONTR00
MK5027
K5027
J 5027 r
LD E 5027
BU 5027
|
PDF
|
Untitled
Abstract: No abstract text available
Text: £ jj SGS-THOMSON ¡HJOTTIfMOOi MK5027 SS7 SIGNALLING LINK CONTROLLER • CMOS . FULLY COMPATIBLE WITH BOTH 8 OR 16 BIT SYSTEMS ■ SYSTEM CLOCK RATE TO 10MHz ■ DATA RATE UP TO 2.5Mbps FOR SS7 PROTO COL PROCESSING , 7Mbps FOR TRANSPAR ENT HDLC MODE ■ COMPLETE LEVEL 2 IMPLEMENTATION
|
OCR Scan
|
MK5027
10MHz
48-PIN
MK5025)
MK5032)
MK5027
BUDOB5H1ILI1ISTO08Ã
|
PDF
|
|
MK68590
Abstract: Mostek MK5027 DAL00 DAL08 68200 MK5025 mostek clock X25 CCITT DAL12
Text: é M ♦ k THOMSON COMPONENTS MOSTEK A D IR N C IË COMMUNICATION PRODUCTS D N FO R G M ÎiM G O ft! DATA SHEET MK5027 FEATURES VSS-GND DAL07 DAL06 DAL05 DAL04 DALD3 DALO2 DAL01 DAL00 □ CMOS □ Fully com patible with both 8 or 16 bit systems. C System clock rate to 10 M H z.
|
OCR Scan
|
MK5027
48-pin
MK5025)
MK68590)
MK5027
Z8000,
LSI-11,
MK68590
Mostek
DAL00
DAL08
68200
MK5025
mostek clock
X25 CCITT
DAL12
|
PDF
|
dale r01f
Abstract: MK68H MK68590 r01f dale MK68200 Z8000 MOSTEK ROM r01f mostek MK5025 IN914
Text: MK5025 P R E L IM IN A R Y C O M M U N IC A T IO N S PR O O U C TS FEATURES DAL04 £ £ 3 £ 4 £ S £ Z Data rate up to 7 MBPS with 64 bytes FIFOs in each direction. DAL03 6 C DA102 7 DAL01 1 H Z Complete Date Link Layer Implementation. DALDQ £ £ 11 £
|
OCR Scan
|
48-pin
MK68590)
MK5027)
MK5025
dale r01f
MK68H
MK68590
r01f dale
MK68200
Z8000
MOSTEK ROM
r01f
mostek MK5025
IN914
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SGS-TtiOMSON MK50H28 • U K ê T IM M Ê i MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES ■ Based on ITU Q.933 Annex A and T1.617 An nex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits PVCs .
|
OCR Scan
|
MK50H28
nT1/T391,
nT2/T392,
nN1/N391,
nN2/N392,
nN3/N393
cPLCC52
|
PDF
|
Untitled
Abstract: No abstract text available
Text: MK50H25 HIGH SPEED X.25 LINK LEVEL CONTROLLER PRODUCT PREVIEW • Fully com patible with both 8 or 16 bit systems. ■ System clock rate up to 33 MHz. ■ Data rate up to 20 Mbps continuous or up to 50 Mbps bursted ■ Separate 64-byte Transm it and Receive FIFO.
|
OCR Scan
|
MK50H25
64-byte
MK5025
25/LAPD)
MK5027
MK5029
DIP48
|
PDF
|
TDA0161 equivalent
Abstract: 1N3393 BDX54F equivalent byt301000 bux transient voltage suppressor ST90R9 ua776mh sgs 2n3055 Transistor morocco mje13007 inmos transputer reference manual
Text: SHORTFORM 1995 NOVEMBER 1994 USE IN LIFE SUPPORT DEVICES OR SYSTEMS MUST BE EXPRESSLY AUTHORIZED SGS-THOMSON PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF SGS-THOMSON Microelectronics. As used herein:
|
OCR Scan
|
|
PDF
|
PQFP44
Abstract: STLC5432 STLC5432Q PQFP4410X10 8192KB
Text: / = T S G S -TH O M S O N ^ 7 # . [* ^ Â g T ÏÏ!M STLC5432 []© S 2Mbit CEPT & PRIMARY RATE CONTROLLER DEVICE PRODUCT PREVIEW ONE CHIP SOLUTION FROM PCM BUS TO TRANSFORMER(CEPT STANDARD ISDN PRIMARY ACCESS CONTROLLER (COMPATIBLE WITH ETSI, OPTION 1 AND 2)
|
OCR Scan
|
STLC5432
ST5451/MK50H25/MK5027
372fl
16384KHz
PQFP44
STLC5432
STLC5432Q
PQFP4410X10
8192KB
|
PDF
|
AN489
Abstract: mk5021 an-490 AN-489 mk5021 technical manual
Text: ALPHANUMERICAL INDEX ISDN Type Number Function Page GS1T70-D540 ISDN DC-DC Converter 275 ST5080 Piafe Programmable ISDN Audio Front End 245 ST5410 2B1QU Interface Device 27 ST5410 User Manual 81 ST5420 Sid-^W : S/T Interface Device with Microwire/DSI 153 ST5421
|
OCR Scan
|
GS1T70-D540
ST5080
ST5410
ST5420
ST5421
ST5430
ST5451
STU2071
TPI80/TPI120
AN489
mk5021
an-490
AN-489
mk5021 technical manual
|
PDF
|
mk5021
Abstract: TSW 8088 SRS 4451 DE-A1D
Text: ^ 7 ^ 7 # « S G S -T H O M S O N IM » iL [Ì g » S l(g § TECHNICAL MANUAL MK5021 SERIAL COMMUNICATIONS CONTROLLER TABLE OF CONTENTS SECTION PAGE SECTION 1 INTRODUCTION Introduction 3 SECTION 2 FEATURES Features 3 SECTION 3 OPERATIONAL DESCRIPTION 3.1 Functional B lo c k s .
|
OCR Scan
|
MK5021
TSW 8088
SRS 4451
DE-A1D
|
PDF
|
STR d 4412 PINS DETAILS
Abstract: dali n39l
Text: SGS-THOMSON iH lM M O e s M K 5 0 H 2 8 MULTI LOGICAL LINK FRAME RELAY CONTROLLER SECTION 1 - FEATURES • Based on ITU Q.933 Annex A and T1.617 An nex D Standards for Frame Relay Service and Additional Pocedures tor Permanent Virtual Circuits PVCs . ■ Optional Transparent Mode (no LMI Protocol
|
OCR Scan
|
nT1/T391,
nT2/T392,
nN1/N391,
nN2/N392,
nN3/N393
STR d 4412 PINS DETAILS
dali
n39l
|
PDF
|
M915
Abstract: No abstract text available
Text: /T T * li. S G S -IH O M S O N lÄ G M IIL i » « © ! S T LC 5 4 3 2 2Mbit C E P T & PRIM ARY RATE CONTROLLER DEVICE PR ELIM IN A R Y DATA • ONE CHIP SOLUTION FROM PCM BUS TO TRANSFORMER CEPT STANDARD ■ ISDN PRIMARY ACCESS CONTROLLER (COMPATIBLE WITH ETSI, OPTION 1 AND 2)
|
OCR Scan
|
ST5451/MK50H25/MK5027
STLC5432
TQFP44
10x10)
M915
|
PDF
|