Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    AND8020 Search Results

    AND8020 Datasheets (3)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    AND8020 Analog Devices Termination of ECL Logic Devices with EF (Emitter Follower) OUTPUT Structure Original PDF
    AND8020 On Semiconductor Termination of ECL Logic Devices Original PDF
    AND8020D Analog Devices Termination of ECL Logic Devices with EF (Emitter Follower) OUTPUT Structure Original PDF

    AND8020 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    rsn 3305

    Abstract: transmission lines Twisted Pair spice model MC10EP16 100EP 0.001 MF CAPACITOR AND8020
    Text: AND8020/D Termination of ECL Logic Devices Prepared by: Paul Shockman ON Semiconductor Logic Applications Engineering http://onsemi.com APPLICATION NOTE CONTENTS OF APPLICATION NOTE Introduction – DC Termination Analysis Section 3. Thevenin Equivalent/Parallel Termination


    Original
    PDF AND8020/D r14525 rsn 3305 transmission lines Twisted Pair spice model MC10EP16 100EP 0.001 MF CAPACITOR AND8020

    transmission lines Twisted Pair spice model

    Abstract: MMBD701 Twisted Pair split termination 100EP MBD301 MBD701 MC10EP16 MMBD301 diode z01
    Text: AND8020/D Termination of ECL Devices with EF Emitter Follower OUTPUT Structure Prepared by: Paul Shockman ON Semiconductor Logic Applications Engineering http://onsemi.com APPLICATION NOTE CONTENTS OF APPLICATION NOTE Introduction − DC Termination Analysis


    Original
    PDF AND8020/D transmission lines Twisted Pair spice model MMBD701 Twisted Pair split termination 100EP MBD301 MBD701 MC10EP16 MMBD301 diode z01

    transmission lines Twisted Pair spice model

    Abstract: Twisted Pair split termination MC10EP16 0.001 MF CAPACITOR
    Text: AND8020/D Termination of ECL Logic Devices with EF Emitter Follower OUTPUT Structure http://onsemi.com Prepared by: Paul Shockman ON Semiconductor Logic Applications Engineering APPLICATION NOTE CONTENTS OF APPLICATION NOTE Introduction − DC Termination Analysis


    Original
    PDF AND8020/D transmission lines Twisted Pair spice model Twisted Pair split termination MC10EP16 0.001 MF CAPACITOR

    RSN 3305

    Abstract: E416
    Text: AND8020/D Termination of ECL Logic Devices Prepared by: Paul Shockman ON Semiconductor Logic Applications Engineering http://onsemi.com APPLICATION NOTE CONTENTS OF APPLICATION NOTE Introduction – DC Termination Analysis Section 3. Thevenin Equivalent/Parallel Termination


    Original
    PDF AND8020/D r14525 AND8020/D RSN 3305 E416

    RSN 3305

    Abstract: transmission lines Twisted Pair spice model MMBD701 100EP MBD301 IC CD 4030 pin configuration reflection cofficient free circuit diagram of motherboard 945 ac 625 r 381 substitution AND8020
    Text: AND8020/D Termination of ECL Logic Devices Prepared by: Paul Shockman ON Semiconductor Logic Applications Engineering http://onsemi.com APPLICATION NOTE CONTENTS OF APPLICATION NOTE Introduction – DC Termination Analysis Section 3. Thevenin Equivalent/Parallel


    Original
    PDF AND8020/D r14525 RSN 3305 transmission lines Twisted Pair spice model MMBD701 100EP MBD301 IC CD 4030 pin configuration reflection cofficient free circuit diagram of motherboard 945 ac 625 r 381 substitution AND8020

    MIL-G-4520C

    Abstract: NEMA FR-4 GETEK FR4 lamination TTL johnson ring counter 4520C HC49US27 160-1183-1-ND CDRH74102MC C0603C103K5RACT 000000M
    Text: NB4N441MNGEVB NB4N441MNGEVB Evaluation Board User's Manual Device Name: NB4N441MN http://onsemi.com EVAL BOARD USER’S MANUAL Description Board Features The NB4N441MNG is a precision clock PLL based synthesizer which generates select differential LVPECL clock output frequencies from 12.5 MHz to 425 MHz. A


    Original
    PDF NB4N441MNGEVB NB4N441MN NB4N441MNG EVBUM2073/D MIL-G-4520C NEMA FR-4 GETEK FR4 lamination TTL johnson ring counter 4520C HC49US27 160-1183-1-ND CDRH74102MC C0603C103K5RACT 000000M

    5621 transistor

    Abstract: 4gd1
    Text: NB6L295 2.5V / 3.3V Dual Channel Programmable Clock/Data Delay with Differential LVPECL Outputs Multi−Level Inputs w/ Internal Termination The NB6L295 is a Dual Channel Programmable Delay Chip http://onsemi.com designed primarily for Clock or Data de−skewing and timing


    Original
    PDF NB6L295 QFN-24 NB6L295/D 5621 transistor 4gd1

    detector c band

    Abstract: AD9773 AD9773BSV AD9773EB P1B10 SV-80
    Text: 12-Bit, 160 MSPS 2؋/4؋/8؋ Interpolating Dual TxDAC+ D/A Converter AD9773* FEATURES 12-Bit Resolution, 160 MSPS/400 MSPS Input/Output Data Rate Selectable 2؋/4؋/8؋ Interpolating Filter Programmable Channel Gain and Offset Adjustment f S/4, fS/8 Digital Quadrature Modulation Capability


    Original
    PDF 12-Bit, AD9773* 12-Bit MSPS/400 C02857 detector c band AD9773 AD9773BSV AD9773EB P1B10 SV-80

    100EL91

    Abstract: MC100EL91 MC100EL91DW MC100EL91DWR2 MC100LVEL91
    Text: MC100EL91 3.3V / 5VĄTriple LVPECL / PECL Input to -5V ECL Output Translator The MC100EL91 is a triple LVPECL / PECL input to ECL output translator. The device receives standard or low voltage differential PECL signals, determined by the VCC supply level, and translates them


    Original
    PDF MC100EL91 MC100EL91 MC100LVEL91. r14525 MC100EL91/D 100EL91 MC100EL91DW MC100EL91DWR2 MC100LVEL91

    E212 transistor

    Abstract: E112 E212 MC100E112 MC100E112FN MC10E112 MC10E112FN MC10E112FNR2 D200-400
    Text: MC10E112, MC100E112 5VĄECL Quad Driver The MC10E/100E112 is a quad driver with two pairs of OR/NOR outputs from each gate, and a common, buffered enable input. Using the data inputs the device can serve as an ECL memory address fan-out driver. Using just the enable input, the device serves as a clock


    Original
    PDF MC10E112, MC100E112 MC10E/100E112 MC10E/100E111 r14525 MC10E112/D E212 transistor E112 E212 MC100E112 MC100E112FN MC10E112 MC10E112FN MC10E112FNR2 D200-400

    AND8020

    Abstract: EL90 MC100EL90 MC100EL90DW MC100EL90DWR2 100EL90
    Text: MC100EL90 -3.3V / -5VĄTriple ECL Input to PECL Output Translator The MC100EL90 is a triple ECL to PECL translator. The device receives either –3.3 V or –5 V differential ECL signals, determined by the VEE supply level, and translates them to standard +5 V differential PECL


    Original
    PDF MC100EL90 MC100EL90 r14525 MC100EL90/D AND8020 EL90 MC100EL90DW MC100EL90DWR2 100EL90

    KPT25

    Abstract: EPT25 MC100EPT25 MC100EPT25D MC100EPT25DR2 MC100EPT25DT MC100EPT25DTR2 KA25 kpt25 alyw
    Text: MC100EPT25 −3.3V / −5V Differential ECL to +3.3V LVTTL Translator The MC100EPT25 is a Differential ECL to LVTTL translator. This device requires +3.3 V, -3.3 V to -5.2 V, and ground. The small outline 8-lead package and the single gate of the EPT25 make it ideal


    Original
    PDF MC100EPT25 MC100EPT25 EPT25 r14525 MC100EPT25/D KPT25 MC100EPT25D MC100EPT25DR2 MC100EPT25DT MC100EPT25DTR2 KA25 kpt25 alyw

    LQFP32

    Abstract: LQFP-32 MC100 MC100EPT622 MC100EPT622FA MC100EPT622FAR2
    Text: MC100EPT622 3.3V LVTTL/LVCMOS to LVPECL Translator The MC100EPT622 is a 10- Bit LVTTL/LVCMOS to LVPECL translator. Because LVPECL Positive ECL levels are used only +3.3 V and ground are required. The device has an OR- ed enable input which can accept either LVPECL (ENPECL) or TTL/LVCMOS inputs


    Original
    PDF MC100EPT622 MC100EPT622 MC100 EPT622 LQFP-32 r14525 MC100EPT622/D LQFP32 LQFP-32 MC100 MC100EPT622FA MC100EPT622FAR2

    marking CODE D2B

    Abstract: MC100E104 MC100E104FN MC100E104FNR2 MC10E104 MC10E104FN MC10E104FNR2 marking D3B ECL IC NAND
    Text: MC10E104, MC100E104 5VĄECL Quint 2ĆInput AND/NAND Gate The MC10E/100E104 is a quint 2-input AND/NAND gate. The function output F is the OR of all five AND gate outputs, while F is the NOR. The Q outputs need not be terminated if only the F outputs are to be


    Original
    PDF MC10E104, MC100E104 MC10E/100E104 MC10E104FN EIA/JESD78 r14525 MC10E104/D marking CODE D2B MC100E104 MC100E104FN MC100E104FNR2 MC10E104 MC10E104FN MC10E104FNR2 marking D3B ECL IC NAND

    MC100EP90

    Abstract: MC100EP90DT MC100EP90DTR2 MC10EP90 MC10EP90DT MC10EP90DTR2
    Text: MC10EP90, MC100EP90 -3.3V / -5VĄTriple ECL Input to LVPECL/PECL Output Translator The MC10/100EP90 is a TRIPLE ECL TO LVPECL/PECL translator. The device receives differential LVECL or ECL signals and translates them to differential LVPECL or PECL output signals.


    Original
    PDF MC10EP90, MC100EP90 MC10/100EP90 r14525 MC10EP90/D MC100EP90 MC100EP90DT MC100EP90DTR2 MC10EP90 MC10EP90DT MC10EP90DTR2

    MC100E116

    Abstract: MC100E116FN MC100E116FNR2 MC10E116 MC10E116FN MC10E116FNR2 E116
    Text: MC10E116, MC100E116 5VĄECL Quint Differential Line Receiver The MC10E/100E116 is a quint differential line receiver with emitter-follower outputs. For applications which require bandwidths greater than that of the E116, the E416 device may be of interest.


    Original
    PDF MC10E116, MC100E116 MC10E/100E116 r14525 MC10E116/D MC100E116 MC100E116FN MC100E116FNR2 MC10E116 MC10E116FN MC10E116FNR2 E116

    MC100LVEL01

    Abstract: MC100LVEL01D 1085 SPICE model
    Text: MC100LVEL01 3.3VĄECL 4-Input OR/NOR The MC100LVEL01 is a 4–input OR/NOR gate. The device is functionally equivalent to the EL01 device and works from a 3.3 V supply. With AC performance similar to the EL01 device, the LVEL01 is ideal for low voltage applications which require the ultimate in


    Original
    PDF MC100LVEL01 MC100LVEL01 LVEL01 KVL01 r14525 MC100LVEL01/D MC100LVEL01D 1085 SPICE model

    KEL04

    Abstract: HL04 HEL04 e104 MC100EL04 MC10EL04 HL-04
    Text: MC10EL04, MC100EL04 5VĄECL 2ĆInput AND/NAND The MC10EL/100EL04 is a 2-input AND/NAND gate. The device is functionally equivalent to the E104 device with higher performance capabilities. With propagation delays and output transition times significantly faster than the E104, the EL04 is ideally suited for those


    Original
    PDF MC10EL04, MC100EL04 MC10EL/100EL04 AND8003/D r14525 MC10EL04/D KEL04 HL04 HEL04 e104 MC100EL04 MC10EL04 HL-04

    N100

    Abstract: NB100LVEP17 NB100LVEP17DT NB100LVEP17DTR2 NB100LVEP17MN TSSOP-20 qfn24 socket N100 transistor QFN-24
    Text: NB100LVEP17 2.5V / 3.3V / 5V ECL Quad Differential Driver/Receiver The NB100LVEP17 is a 4-bit differential line receiver. The design incorporates two stages of gain, internal to the device, making it an excellent choice for use in high bandwidth amplifier applications.


    Original
    PDF NB100LVEP17 NB100LVEP17 r14525 NB100LVEP17/D N100 NB100LVEP17DT NB100LVEP17DTR2 NB100LVEP17MN TSSOP-20 qfn24 socket N100 transistor QFN-24

    KEP05

    Abstract: HEP05 MC100EP05 MC10EP05
    Text: MC10EP05, MC100EP05 3.3V / 5VĄECL 2-Input Differential AND/NAND The MC10/100EP05 is a 2–input differential AND/NAND gate. The device is functionally equivalent to the EL05 and LVEL05 devices. With AC performance much faster than the LVEL05 device, the EP05 is ideal for applications requiring the fastest AC performance


    Original
    PDF MC10EP05, MC100EP05 MC10/100EP05 LVEL05 LVEL05 r14525 MC10EP05/D KEP05 HEP05 MC100EP05 MC10EP05

    NBXDBA012

    Abstract: NBXDBA012LN1TAG on-semiconductor data
    Text: NBXDBA012 3.3 V, 106.25 MHz / 212.5 MHz LVPECL Clock Oscillator The NBXDBA012 dual frequency crystal oscillator XO is designed to meet today's requirements for 3.3ĂV LVPECL clock generation applications. The device uses a high Q fundamental crystal and Phase Lock Loop (PLL) multiplier to provide selectable 106.25


    Original
    PDF NBXDBA012 NBXDBA012 NBXDBA012/D NBXDBA012LN1TAG on-semiconductor data

    EP809

    Abstract: MC100EP809 MC100EP809FA MC100EP809FAG MC100 SY89809L MC100EP809FAR2 MC100EP809FAR2G
    Text: MC100EP809 3.3V 1:9 Differential HSTL/PECL to HSTL Clock Driver with LVTTL Clock Select and Enable http://onsemi.com Description The MC100EP809 is a low skew 1−to−9 differential clock driver, designed with clock distribution in mind, accepting two clock sources into


    Original
    PDF MC100EP809 MC100EP809 MC100EP809/D EP809 MC100EP809FA MC100EP809FAG MC100 SY89809L MC100EP809FAR2 MC100EP809FAR2G

    100EL91

    Abstract: MC100EL91 MC100LVEL91
    Text: MC100EL91 5 V Triple PECL Input to −5 V ECL Output Translator Description The MC100EL91 is a triple PECL input to ECL output translator. The device receives standard voltage differential PECL signals, determined by the VCC supply level, and translates them to differential


    Original
    PDF MC100EL91 MC100EL91 MC100LVEL91. MC100EL91/D 100EL91 MC100LVEL91

    MC10EP016

    Abstract: MC100EP016 MC10E016
    Text: MC10EP016, MC100EP016 3.3V / 5V ECL 8−Bit Synchronous Binary Up Counter The MC10/100EP016 is a high−speed synchronous, presettable, cascadeable 8−bit binary counter. Architecture and operation are the same as the MC10E016 in the ECLinPS family. The counter features internal feedback to TC gated by the TCLD


    Original
    PDF MC10EP016, MC100EP016 MC10/100EP016 MC10E016 MC10EP016/D MC10EP016 MC100EP016