Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DSP48S Search Results

    DSP48S Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    Implementation of convolutional encoder

    Abstract: DS525 turbo encoder design using xilinx DSP HARQ MULT18X18S
    Text: 802.16e CTC Encoder v2.1 DS525 April 2, 2007 Product Specification Features Applications • Drop-in module for Spartan -3, Spartan-3E, Spartan-3A/3AN/3A DSP, Virtex™-II, Virtex-II Pro, Virtex-4, and Virtex-5 FPGAs The Convolutional Turbo Code CTC encoder meets


    Original
    DS525 64-QAM Implementation of convolutional encoder turbo encoder design using xilinx DSP HARQ MULT18X18S PDF

    DS525

    Abstract: 202 ctc XC5VSX95T MULT18X18S
    Text: 802.16e CTC Encoder v3.0 DS525 April 24, 2009 Product Specification Features Applications • Drop-in module for Spartan -6, Spartan-3E, Spartan-3A/3AN/3A DSP, Spartan-3, Virtex®-6, Virtex-5 and Virtex-4 FPGAs The Convolutional Turbo Code CTC encoder meets


    Original
    DS525 64-QAM 202 ctc XC5VSX95T MULT18X18S PDF

    IPIF asynchronous

    Abstract: DSP48 mnab DS435
    Text: OPB Ethernet Media Access Controller EMAC (v1.04a) DS435 November 9, 2005 Product Specification Introduction LogiCORE Facts This document provides the design specification for the 10/100 Mbs Ethernet Media Access Controller (EMAC). The EMAC incorporates the applicable features described in


    Original
    DS435 CR198497. IPIF asynchronous DSP48 mnab PDF

    ac108

    Abstract: h264 encoder AC127 YUV400 JM CODE ac127 applications RAMB36 Transistor+TL+31+AC
    Text: - THIS IS A DISCONTINUED IP CORE 0 H.264 CABAC Encoder Core v1.0 DS603 v1.0 May 31, 2007 Advance Product Specification Features LogiCORE Facts • H.264/MPEG-4 Part 10 Main/High/High Ext. Profiles Level 4.2+ Core Specifics Virtex™-5, Virtex-4, Spartan™-3E


    Original
    DS603 264/MPEG-4 1080i 1080i/p RAMB18x2, RAMB36 ac108 h264 encoder AC127 YUV400 JM CODE ac127 applications RAMB36 Transistor+TL+31+AC PDF

    vhdl code for 16 BIT BINARY DIVIDER

    Abstract: UNSIGNED SERIAL DIVIDER using verilog vhdl code for simple radix-2 UNSIGNED SERIAL DIVIDER using vhdl vhdl code for N fraction Divider verilog code for floating point division verilog code for simple radix-2 verilog code for four bit binary divider DS530 IEEE754
    Text: v as in Divider v1.0 DS530 January 18, 2006 Product Specification Introduction LogiCORE Facts The LogiCORE™ Divider core creates a circuit for fixed-point or floating-point division based on radix-2 non-restoring division, or division by repeated multiplications, respectively. The Divider core supersedes


    Original
    DS530 vhdl code for 16 BIT BINARY DIVIDER UNSIGNED SERIAL DIVIDER using verilog vhdl code for simple radix-2 UNSIGNED SERIAL DIVIDER using vhdl vhdl code for N fraction Divider verilog code for floating point division verilog code for simple radix-2 verilog code for four bit binary divider IEEE754 PDF

    vhdl code for DES algorithm

    Abstract: XAPP921c FLOATING POINT PROCESSOR TMSC6000 pulse compression radar fir filter matlab code LMS adaptive filter simulink model verilog code for lms adaptive equalizer for audio LMS simulink 3SD1800A XILINX vhdl code REED SOLOMON encoder decoder fir filter with lms algorithm in vhdl code
    Text: XtremeDSP Solutions Selection Guide June 2008 Introduction Contents DSP System Solutions.4 DSP Devices.17 Development Tools.25 Complementary Solutions.33 Resources.35


    Original
    PDF

    xilinx digital Pre-distortion

    Abstract: adaptive algorithm dpd digital Pre-distortion BRAM18 Digital filter design for SPARTAN 6 FPGA DSP48 DAC DPD microblaze LTM9003-AA LTM9003-AB
    Text: Digital Predistortion Solutions TRANSMIT PATH DSP DAC DPD ADC PA FEEDBACK PATH The power amplifier PA consumes more electrical power than any other block in a cellular basestation and is a significant factor in the operating expense for the service provider. Since complex digital modulation requires extremely high linearity from the PA,


    Original
    com/9003 1-800-4-LINEAR xilinx digital Pre-distortion adaptive algorithm dpd digital Pre-distortion BRAM18 Digital filter design for SPARTAN 6 FPGA DSP48 DAC DPD microblaze LTM9003-AA LTM9003-AB PDF

    FPGA XILINX spartan3 dtc

    Abstract: mpeg 4 encoder interface of camera with virtex 5 fpga for image vhdl coding for sram 8x8 DS511 xilinx asynchronous fifo
    Text: - THIS IS A DISCONTINUED IP CORE - MPEG-4 Simple Profile Encoder v1.2 DS511 v1.8 April 14, 2008 Product Specification Introduction The Xilinx MPEG-4 Part 2 Simple Profile Encoder MPEG-4 Encoder core is a fully functional VHDL design implemented on a Xilinx FPGA. The MPEG-4


    Original
    DS511 FPGA XILINX spartan3 dtc mpeg 4 encoder interface of camera with virtex 5 fpga for image vhdl coding for sram 8x8 xilinx asynchronous fifo PDF

    ML403

    Abstract: verilog for 8 point dct in xilinx Xint32 UART ml403 vhdl vga IDCT Virtex-4 Platform FPGAs TFT APU FCM PPC405 UG073
    Text: Application Note: Virtex-4 FX Family Accelerated System Performance with the APU Controller and XtremeDSP Slices R XAPP717 v1.1.1 Sept. 29, 2005 Author: Harn Hua Ng and Latha Pillai Summary Portions of certain software applications that are implemented in software can run faster by


    Original
    XAPP717 PPC405) DSP48) sobvdocs/userguides/ug082 UG111: UG073: com/bvdocs/userguides/ug073 ML403 verilog for 8 point dct in xilinx Xint32 UART ml403 vhdl vga IDCT Virtex-4 Platform FPGAs TFT APU FCM PPC405 UG073 PDF

    MBX-150

    Abstract: xilinx 3040 VHDL code motion DS648 estimation H.264 encoder 1080P 720P h264 encoder 8x4 ram vhdl
    Text: - THIS IS A DISCONTINUED IP CORE - H.264 Motion Estimation Engine v1.0 DS648 April 23, 2008 Product Specification Introduction The H.264 Motion Estimation Engine Version 1.0 is a fully functional netlist implemented on a Xilinx FPGA. The Motion Estimation core accepts input


    Original
    DS648 264/AVC/MPEG4 MBX-150 xilinx 3040 VHDL code motion estimation H.264 encoder 1080P 720P h264 encoder 8x4 ram vhdl PDF

    MBX-150

    Abstract: H.264 estimation VHDL code motion estimation H.264 encoder 1080P 720P mbaff xilinx 3040 *encoder 16 4
    Text: H.264 Motion Estimation Engine v1.0 DS648 October 24, 2007 Product Specification Introduction The H.264 Motion Estimation Engine Version 1.0 is a fully functional netlist implemented on a Xilinx FPGA. The Motion Estimation core accepts input parameters and macroblocks and generates output motion vectors


    Original
    DS648 264/AVC/MPEG4 MBX-150 H.264 estimation VHDL code motion estimation H.264 encoder 1080P 720P mbaff xilinx 3040 *encoder 16 4 PDF

    CIC Compiler v1.0

    Abstract: cic filter cic compensation filters spartan 3a structure interpolation CIC Filter FPGA CIC Filter DSP48s DSP48 spartan 6 cic filters
    Text: CIC Compiler v1.0 DS613 October 10, 2007 Product Specification Features Applications • Parameterizable drop-in module for Virtex -5, Virtex-4, Virtex-II, Virtex-II Pro, Spartan™-3E, Spartan-3A, and Spartan-3A DSP devices • Channelization functions in a digital radio or


    Original
    DS613 CIC Compiler v1.0 cic filter cic compensation filters spartan 3a structure interpolation CIC Filter FPGA CIC Filter DSP48s DSP48 spartan 6 cic filters PDF

    Untitled

    Abstract: No abstract text available
    Text: System Generator for DSP Getting Started Guide UG639 v 14.3 October 16, 2012 This document applies to the following software versions: ISE Design Suite 14.3 through 14.6 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    UG639 PDF

    4 bit binary multiplier Vhdl code

    Abstract: DSP48 XAPP930 rgb to ycbcr four matrix multipliers color space converter vhdl rgb ycbcr BT.709 XC3S1000 XC4VSX35 FF668 FG320
    Text: Application Note: Virtex-4, Virtex-II, Virtex-II Pro, Spartan-3 R Color-Space Converter: RGB to YCrCb Author: Gabor Szedo XAPP930 v1.0.1 August 27, 2007 Summary This application note describes the implementation of an RGB color space to a YCbCr color space conversion circuit necessary in many video designs. The reference design files include


    Original
    XAPP930 4 bit binary multiplier Vhdl code DSP48 XAPP930 rgb to ycbcr four matrix multipliers color space converter vhdl rgb ycbcr BT.709 XC3S1000 XC4VSX35 FF668 FG320 PDF

    RAMB36

    Abstract: AC127 MULT18X18 YUV400 AC-91 AC123
    Text: H.264 CABAC Encoder Core v1.0 DS603 v1.0 May 31, 2007 Advance Product Specification Features LogiCORE Facts • H.264/MPEG-4 Part 10 Main/High/High Ext. Profiles Level 4.2+ Core Specifics Virtex™-5, Virtex-4, Spartan™-3E Supported Device Families


    Original
    DS603 264/MPEG-4 1080i 1080i/p RAMB18x2, RAMB36 RAMB36 AC127 MULT18X18 YUV400 AC-91 AC123 PDF

    UG639

    Abstract: No abstract text available
    Text: System Generator for DSP Getting Started Guide UG639 v 13.1 March 1, 2011 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG639 UG639 PDF

    vhdl codes for Return to Zero encoder in fpga

    Abstract: rsc Encoder Turbo Decoder turbo encoder design using xilinx DS604 vhdl code for CDMA turbo-code convolution encoder with interleaver turbo codes using vhdl MULT18X18S
    Text: 3GPP2 Turbo Encoder v2.0 DS604 April 2, 2007 Product Specification Features LogiCORE Facts • Drop-in module for Virtex -II, Virtex-II Pro, Virtex-4, Virtex-5, Spartan™-3, Spartan-3E, Spartan-3A/3AN/3A DSP FPGAs Core Specifics • Implements the 3GPP2/CDMA-2000 Turbo Encoder


    Original
    DS604 3GPP2/CDMA-2000 vhdl codes for Return to Zero encoder in fpga rsc Encoder Turbo Decoder turbo encoder design using xilinx vhdl code for CDMA turbo-code convolution encoder with interleaver turbo codes using vhdl MULT18X18S PDF

    TAG 8738

    Abstract: code for mpeg-4 Macroblock planar YUV display vhdl spartan 3a Variable Length Decoder VLD yuv rgb vhdl VHDL code motion
    Text: - THIS IS A DISCONTINUED IP CORE - MPEG-4 Simple Profile Decoder v1.3 DS338 v1.7 April 14, 2008 Product Specification Introduction Applications The Xilinx LogiCORETM IP MPEG-4 Part 2 Simple Profile Decoder core is a fully functional VHDL design implemented on a Xilinx FPGA. The MPEG-4 Decoder


    Original
    DS338 TAG 8738 code for mpeg-4 Macroblock planar YUV display vhdl spartan 3a Variable Length Decoder VLD yuv rgb vhdl VHDL code motion PDF

    4 bit binary multiplier Vhdl code

    Abstract: system generator matlab ise rgb yuv vhdl gray rgb yuv vhdl color space converter YUV RGB ITU-R BT.709 IBM 2568 vhdl code for matrix multiplication C 6492-0 conversion of binary data into gray code in vhdl rgb to ycbcr four matrix multipliers
    Text: Application Note: Virtex-4, Virtex-II Pro, Virtex-II, Spartan-3 R Color-Space Converter: YCrCb to RGB Author: Gabor Szedo XAPP931 v1.1 October 13, 2006 Summary This application note describes the implementation of a YCrCb color space to an RGB Color space conversion circuit necessary in many video designs. The reference design files include


    Original
    XAPP931 prov7822-4, JTC1/SC29/WG11 4 bit binary multiplier Vhdl code system generator matlab ise rgb yuv vhdl gray rgb yuv vhdl color space converter YUV RGB ITU-R BT.709 IBM 2568 vhdl code for matrix multiplication C 6492-0 conversion of binary data into gray code in vhdl rgb to ycbcr four matrix multipliers PDF

    FIR FILTER implementation xilinx

    Abstract: DSP48s spartan 3 fir filter fir filter design using vhdl fir filter spartan 3 Virtex-II XAPP933 fir compiler xilinx FIR compiler v1.0 fir compiler v1 xilinx virtex
    Text: Application Note: Xilinx FPGAs R Two-Dimensional Linear Filtering Author: Robert Turney XAPP933 v1.1 October 23, 2007 Summary This application note provides a Xilinx FPGA solution to two-dimensional filtering with a parameterized VHDL reference design. Two-dimensional linear filtering (2D FIR) has many


    Original
    XAPP933 FIR FILTER implementation xilinx DSP48s spartan 3 fir filter fir filter design using vhdl fir filter spartan 3 Virtex-II XAPP933 fir compiler xilinx FIR compiler v1.0 fir compiler v1 xilinx virtex PDF

    DSP48

    Abstract: vhdl code for scaling accumulator 4 bit binary multiplier Vhdl code verilog matrix inverse FE01 SRL16 XAPP706 vhdl code for matrix multiplication vhdl code for pipelined matrix multiplication diagram for 4 bits binary multiplier circuit vhdl
    Text: Application Note: Virtex-4 Family R XAPP706 v1.0 March 31, 2005 Alpha Blending Two Data Streams Using a DSP48 DDR Technique Author: Reed P. Tidwell Summary The full throughput of a Virtex -4 DSP48 slice can be achieved by time-multiplexing two data streams with a double data rate (DDR) technique. Alpha blending is an example of this


    Original
    XAPP706 DSP48 xapp706 vhdl code for scaling accumulator 4 bit binary multiplier Vhdl code verilog matrix inverse FE01 SRL16 vhdl code for matrix multiplication vhdl code for pipelined matrix multiplication diagram for 4 bits binary multiplier circuit vhdl PDF

    XAPP921c

    Abstract: low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter
    Text: Application Note: Virtex-5, Spartan-DSP FPGAs Designing Efficient Wireless Digital Up and Down Converters Leveraging CORE Generator and System Generator R XAPP1018 v1.0 October 22, 2007 Summary Authors: Helen Tarn, Kevin Neilson, Ramon Uribe, David Hawke


    Original
    XAPP1018 XAPP921c low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter PDF

    mpeg 4 encoder

    Abstract: video encoder mpeg DS511 interface of camera with virtex 5 fpga for image mpeg4 vhdl code for spartan 6 audio
    Text: MPEG-4 Simple Profile Encoder v1.1 DS511 v1.7.1 December 15, 2006 Product Specification Introduction The Xilinx MPEG-4 Part 2 Simple Profile Encoder (MPEG-4 Encoder) core is a fully functional VHDL design implemented on a Xilinx FPGA. The MPEG-4 Encoder core accepts uncompressed video and generates compressed bit streams based on the “Information


    Original
    DS511 DSP48s Mults/DSP48s" mpeg 4 encoder video encoder mpeg DS511 interface of camera with virtex 5 fpga for image mpeg4 vhdl code for spartan 6 audio PDF

    XAPP901

    Abstract: Accelerating Software Applications Using the APU Controller and C-to-HDL Tools virtex-4 fx12 ML403 VGA X90103 tft and ml403 ML403 XAPP717 virtex-4 fx12 evaluation board csp process flow diagram
    Text: Application Note: Virtex-4 FX FPGAs R XAPP901 v1.0 December 16, 2005 Accelerating Software Applications Using the APU Controller and C-to-HDL Tools Author: Kunal Shenoy Summary Platform-FPGA software applications are significantly faster when critical functions are moved


    Original
    XAPP901 UG080, ML40x com/IATAPP106 kulenm/honprsp02/ ML403 com/ml403 UG096, XAPP901 Accelerating Software Applications Using the APU Controller and C-to-HDL Tools virtex-4 fx12 ML403 VGA X90103 tft and ml403 XAPP717 virtex-4 fx12 evaluation board csp process flow diagram PDF