Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    IO64 Search Results

    SF Impression Pixel

    IO64 Price and Stock

    Smart Cable Company SG572568XIO645U2SQ

    2GB ECC REGISTERED PC2-4200 533MHZ DIMM - Trays (Alt: SG572568XIO645U2SQ)
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Avnet Americas SG572568XIO645U2SQ Tray 2 Weeks 1
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    ICP DAS USA Inc DIO-64/3

    32 BIT Digital Input, 32 BIT Digital Output, 3 Timer/Counter | ICP DIO-64/3
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS DIO-64/3 Bulk 1
    • 1 $173.76
    • 10 $161.6
    • 100 $156.39
    • 1000 $156.39
    • 10000 $156.39
    Get Quote

    ICP DAS USA Inc DIO-64/6

    32 BIT Digital Input, 32 BIT Digital Output, 6 Timer/Counter | ICP DIO-64/6
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS DIO-64/6 Bulk 1
    • 1 $195.62
    • 10 $181.93
    • 100 $176.06
    • 1000 $176.06
    • 10000 $176.06
    Get Quote

    IO64 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    RT3PE600L

    Abstract: RT3PE3000L AES-128 PAC10 LG484 ProASICPLUS Flash Family FPGAs Advanced v0.1
    Text: Advance v0.1 Radiation-Tolerant ProASIC3 Low-Power SpaceFlight Flash FPGAs with Flash*Freeze Technology Features and Benefits • High-Performance, Low-Skew Global Network • Architecture Supports Ultra-High Utilization MIL-STD-883 Class B Qualified Packaging


    Original
    PDF MIL-STD-883 RT3PE600L RT3PE3000L AES-128 PAC10 LG484 ProASICPLUS Flash Family FPGAs Advanced v0.1

    Advanced Boot Block Flash

    Abstract: AES-128 CS201 CS281 CS289 AGLP125
    Text: v1.5 IGLOO PLUS Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • • 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 µW Power Consumption in Flash*Freeze Mode


    Original
    PDF 130-nm, Advanced Boot Block Flash AES-128 CS201 CS281 CS289 AGLP125

    A3P600

    Abstract: A3P060 A3P1000 A3P125 A3P250 AECQ100 AEC-Q100 FG144 FG256 FG484
    Text: v1.0 Automotive ProASIC3 Flash Family FPGAs Features and Benefits Low Power • 1.5 V Core Voltage • Support for 1.5-V-Only Systems • Low-Impedance Flash Switches High-Temperature AEC-Q100–Qualified Devices • Grade 2 105°C TA 115°C TJ • Grade 1 125°C TA (135°C TJ)


    Original
    PDF AEC-Q100 A3P600 A3P060 A3P1000 A3P125 A3P250 AECQ100 FG144 FG256 FG484

    A3PE1500

    Abstract: A3PE3000 IO23PDB0V2 IO23NDB0V2 IO30PDB1V1 IO05PDB0V0 IO06PDB0V1 IO32PDB1V1 IO10PDB0V1 IO283PDB7V1
    Text: ProASIC3E Packaging 3 – Package Pin Assignments 208-Pin PQFP 1 208 208-Pin PQFP Note: This is the top view of the package. Note For Package Manufacturing and Environmental information, visit the Resource Center at .


    Original
    PDF 208-Pin A3PE600 IO112PDB6V1 IO85NPB5V0 A3PE1500 A3PE3000 IO23PDB0V2 IO23NDB0V2 IO30PDB1V1 IO05PDB0V0 IO06PDB0V1 IO32PDB1V1 IO10PDB0V1 IO283PDB7V1

    A3PE3000L FG484

    Abstract: Actel pdf on radio emitter A3PE3000L FG144 FG256 FG324 FG484 PQ208 TDP 245 Y
    Text: v1.3 ProASIC3L Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • Dramatic Reduction in Dynamic and Static Power Savings • 1.2 V to 1.5 V Core and I/O Voltage Support for Low Power • Low Power Consumption in Flash*Freeze Mode Allows for


    Original
    PDF 130-nm, A3PE3000L FG484 Actel pdf on radio emitter A3PE3000L FG144 FG256 FG324 FG484 PQ208 TDP 245 Y

    QN68

    Abstract: VQ100 actel part markings
    Text: Advance v0.4 ProASIC®3 nano Flash FPGAs Features and Benefits Advanced I/Os Wide Range of Features • 10 k to 250 k System Gates • Up to 36 kbits of True Dual-Port SRAM • Up to 71 User I/Os Reprogrammable Flash Technology • • • • 130-nm, 7-Layer Metal 6 Copper , Flash-Based CMOS Process


    Original
    PDF 130-nm, 128-Bit QN68 VQ100 actel part markings

    A3P250

    Abstract: A3P060 A3P1000 Datasheet A3P125 IO97RSB2 IO52NDB1 FBGA A3P250 fbga 256 A3P250 ACTEL ACTEL FBGA 144
    Text: Automotive ProASIC3 Packaging 3 – Package Pin Assignments 100-Pin VQFP 100 1 Note: This is the top view of the package. Note For Package Manufacturing and Environmental information, visit the Resource Center at .


    Original
    PDF 100-Pin A3P060 IO62RSB1 IO31RSB0 GAA2/IO51RSB1 A3P250 A3P1000 Datasheet A3P125 IO97RSB2 IO52NDB1 FBGA A3P250 fbga 256 A3P250 ACTEL ACTEL FBGA 144

    actel vqfp

    Abstract: IO87RSB1
    Text: ProASIC3 nano Packaging 3 – Package Pin Assignments 48-Pin QFN Pin 1 48 1 Notes: 1. This is the bottom view of the package. 2. The die attach paddle of the package is tied to ground GND . Note For Package Manufacturing and Environmental information, visit the Resource Center at


    Original
    PDF 48-Pin A3PN010 GEC0/IO37RSB1 IO06RSB0 IO36RSB1 GDA0/IO05RSB0 GEA0/IO34RSB1 actel vqfp IO87RSB1

    AFS600-FG256

    Abstract: zo 103 ma 75 607 A54 ZENER flashpro3 schematic mark AT0 Unipolar PC atx 400 P4 power supply diagram zener Diode B23 PQ208 QN108 QN180
    Text: Preliminary v1.7 Actel Fusion Mixed-Signal FPGAs Family with Optional ARM® Support Features and Benefits – Frequency: Input 1.5–350 MHz, Output 0.75–350 MHz Low Power Consumption High-Performance Reprogrammable Flash Technology • • • • • Single 3.3 V Power Supply with On-Chip 1.5 V Regulator


    Original
    PDF 130-nm, 128-Bit AFS600-FG256 zo 103 ma 75 607 A54 ZENER flashpro3 schematic mark AT0 Unipolar PC atx 400 P4 power supply diagram zener Diode B23 PQ208 QN108 QN180

    IO91RSB2

    Abstract: Datasheet AGLN060 81-Pin Datasheet AGLN020 AGLN020 IO10RSB0 AGLN010
    Text: IGLOO nano Packaging 3 – Package Pin Assignments 36-Pin UC Pin 1 Pad Corner 6 5 4 3 2 1 A B C D E F Note: This is the bottom view of the package. Note For Package Manufacturing and Environmental information, visit the Resource Center at .


    Original
    PDF 36-Pin AGLN010 IO21RSB1 IO18RSB1 IO13RSB1 GDC0/IO00RSB0 IO06RSB0 GDA0/IO04RSB0 GEC0/IO37RSB1 IO91RSB2 Datasheet AGLN060 81-Pin Datasheet AGLN020 AGLN020 IO10RSB0

    729-Pin

    Abstract: Axcelerator FPGAs AX125 IO126PB3F11 AG18 FBGA 896 896-Pin Axcelerator Family FPGAs
    Text: Axcelerator Family FPGAs Package Pin Assignments 180-Pin CSP A1 Ball Pad Corner 14 13 12 11 10 9 8 7 6 5 4 3 2 1 A B C D E F G H J K L M N P Figure 3-1 • 180-Pin CSP Bottom View Note For Package Manufacturing and Environmental information, visit Resource center at


    Original
    PDF 180-Pin AX125 IO32NB3F3 IO59NB5F5 729-Pin Axcelerator FPGAs IO126PB3F11 AG18 FBGA 896 896-Pin Axcelerator Family FPGAs

    Untitled

    Abstract: No abstract text available
    Text: Revision 22 IGLOO Low Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • • 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 µW Power Consumption in Flash*Freeze Mode


    Original
    PDF

    QN68

    Abstract: VQ100 PAC11 ProASIC3 handbook
    Text: Advance v0.5 ProASIC®3 nano Flash FPGAs Features and Benefits Advanced I/Os Wide Range of Features • 10 k to 250 k System Gates • Up to 36 kbits of True Dual-Port SRAM • Up to 71 User I/Os Reprogrammable Flash Technology • • • • 130-nm, 7-Layer Metal 6 Copper , Flash-Based CMOS Process


    Original
    PDF 130-nm, 128-Bit QN68 VQ100 PAC11 ProASIC3 handbook

    AES-128

    Abstract: FG256 FG484
    Text: v2.0 IGLOOe Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power


    Original
    PDF 130-nm, AES-128 FG256 FG484

    cx2812

    Abstract: CX-2812 CX171 CX174 LA3122 CX87 CX134 cx59 st7033 cx109
    Text: A B C D E XREF=2/3E ADDR3 XREF=2/3E ADDR2 LAD[31:0] XREF=2/1D,9/1E,12/1E XREF=13/3A,15/1C MASTERCLK AD2 105 AD3 114 AD4 AD5 CPU_ACK_N XREF=2/1A,13/2E 93 CPU_BERR_N XREF=2/1A,13/2E 100 CPU_RETRY_N XREF=2/2A,14/2A 101 ACK AD6 BUSERR AD7 RETRY AD8 AD9 AD10 CPU_BREQ_N


    Original
    PDF 12/1E 13/3A 15/1C 13/2E 14/2A 15/2E 15/3C cx2812 CX-2812 CX171 CX174 LA3122 CX87 CX134 cx59 st7033 cx109

    io64

    Abstract: MHz frequency counter
    Text: E Series Technology and Product Overview Unique Components RTSI MITE NI-PGIA DAQ-STC RTSI MITE DAQ-PnP instrumentation amplifier advanced counter/timer ASIC synchronization bus PCI bus master interface ASIC ISA Plug and Play ASIC Common Features DAQ-STC NI-DAQ Software


    Original
    PDF AMUX-64T io64 MHz frequency counter

    Vantis ISP cable

    Abstract: CMB2102 EPF10K Tektronix 2224
    Text: MMCCMB2102 Controller and Memory Board CMB2102 User’s Manual Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described


    Original
    PDF MMCCMB2102 CMB2102) RS232 MMCCMB2102UM/D Vantis ISP cable CMB2102 EPF10K Tektronix 2224

    Untitled

    Abstract: No abstract text available
    Text: Revision 15 ProASIC3 Flash Family FPGAs with Optional Soft ARM Support Features and Benefits Advanced I/O High Capacity • 15 K to 1 M System Gates • Up to 144 Kbits of True Dual-Port SRAM • Up to 300 User I/Os Reprogrammable Flash Technology • 130-nm, 7-Layer Metal 6 Copper , Flash-Based CMOS


    Original
    PDF 130-nm, 64-Bit 128-Bit

    R3000

    Abstract: RC3041 RC4640 RC4650 RC5000 CX171 cx55 27C08 CX52 2cy30
    Text:             Version 1.1 October 1999 2975 Stender Way, Santa Clara, California 95054 Telephone: 800 345-7015 • TWX: 910-338-2070 • FAX: (408) 492-8674 Printed in U.S.A. 1999 Integrated Device Technology, Inc. Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in


    Original
    PDF OSC10Mhz R3000 RC3041 RC4640 RC4650 RC5000 CX171 cx55 27C08 CX52 2cy30

    7486 XOR GATE

    Abstract: circuit diagram of half adder using IC 7486 7486 2-input xor gate ic 7486 XOR GATE pin configuration IC 7486 pin configuration of 7486 IC vhdl code for vending machine pin DIAGRAM OF IC 7486 data sheet IC 7408 laf 0001
    Text: Lattice Semiconductor Handbook 1994 Click on one of the following choices: • Table of Contents • How to Use This Handbook • Go to Main Menu 1996 Lattice Semiconductor Corporation. All rights reserved. Lattice Semiconductor Handbook 1994 i Copyright © 1994 Lattice Semiconductor Corporation.


    Original
    PDF

    PLSI 1016-60LJ

    Abstract: PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT
    Text: Lattice Semiconductor Data Book 1996 Click on one of the following choices: • Table of Contents • Data Book Updates & New Products • Go to Main Menu 1996 Lattice Semiconductor Corporation. All rights reserved. ispLSI and pLSI Product Index Pins Density


    Original
    PDF 1016E 1032E 20ters 48-Pin 304-Pin PLSI 1016-60LJ PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT

    ARMv6

    Abstract: cortex a15 core Cortex-m1 Cortex R4 TRANSISTOR ww1 AES-128 FG256 FG484 T8 851
    Text: v1.2 IGLOOe Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation Flash*Freeze Technology Enables Ultra-Low Power


    Original
    PDF 130-nm, ARMv6 cortex a15 core Cortex-m1 Cortex R4 TRANSISTOR ww1 AES-128 FG256 FG484 T8 851

    CPLD

    Abstract: CS-289
    Text: Revision 14 IGLOO PLUS Low Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Advanced I/O Low Power • • • • • 1.2 V to 1.5 V Core Voltage Support for Low Power Supports Single-Voltage System Operation 5 µW Power Consumption in Flash*Freeze Mode


    Original
    PDF

    a51 ZENER DIODE

    Abstract: transistor 2n2222 bipolar ROM EQUIVALENCES TRANSISTOR LIST ProASIC3 lvds yl 1060
    Text: Revision 3 Fusion Family of Mixed Signal FPGAs Features and Benefits In-System Programming ISP and Security • ISP with 128-Bit AES via JTAG • FlashLock Designed to Protect FPGA Contents High-Performance Reprogrammable Flash Technology • • • •


    Original
    PDF 130-nm, 128-Bit a51 ZENER DIODE transistor 2n2222 bipolar ROM EQUIVALENCES TRANSISTOR LIST ProASIC3 lvds yl 1060