Untitled
Abstract: No abstract text available
Text: MITSUBISHI -CDGTL LOGIC} Tl Î>ÊÏ h2M1ÛE7 00l24Tfi □ T MITSUBISHI ALSTTLs M74ALS258P ^ QUADRUPLE 2-LINE TO 1-LINE DATA SELECTOR/MULTIPLEXER W ITH 3-STATE OUTPUT (INVERTED 6249827 MITSUBISHI 9 1D 12498 CDGTL LOGIC) DESCRIPTION The M 74ALS258P is a sem iconductor integrated cir
|
OCR Scan
|
PDF
|
00l24Tfi
M74ALS258P
74ALS258P
150mil
16P2P
16-PIN
T-90-20
20P2V
20-PIN
|
00155L
Abstract: No abstract text available
Text: .^ 0«° M 74 ALS 534 P " 7 ^ ^ -O *7'¿ » S ' MITSUBISHI ALSTTLs OCTAL D-TYPE EDGE-TRIGGERED FLIP FLOP W ITH 3-STATE OUTPUT INVERTED _ 624982 7 MITSUBISHI <DGTL LOGIC) DESCRIPTION 91D 12559 D PIN CONFIGURATION (TOP VIEW) The M74ALS534P is a semiconductor intergrated circuit
|
OCR Scan
|
PDF
|
M74ALS534P
150mil
16P2P
16-PIN
T-90-20
20P2V
20-PIN
300mil
00155L
|
M74ALS09
Abstract: M74ALS74 dd127 M74ALS257 M74ALS05 m74als32 m74als561 m74als245 20P2V M74ALS04
Text: MITSUBISHI íDGTL L0GIC3- TI ]>ËÏ bSMTBE? 0 0 i a 4 3 c] 1 T • ■ MITSUBISHI ALSTTLs M74ALS175P ”6 2 4 9 8 2 / MITSUBISHI DGTL LOGIC 91D 1 2 43 9 D QUADRUPLE D-TYPE FLIP FLOP W ITH RESET DESCRIPTION PIN CONFIGURATION (TOP VIEW) The M 74ALS175P is a sem iconductor integrated circuit
|
OCR Scan
|
PDF
|
M74ALS175P
74ALS175P
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
M74ALS09
M74ALS74
dd127
M74ALS257
M74ALS05
m74als32
m74als561
m74als245
M74ALS04
|
8 pin dip j k flipflop ic
Abstract: M74ALS04
Text: M IT S U B IS H I A L S T T L s , M 7 4 A L S 6 4 0 A - 1 P - 7 - - 5 3 .- 3 1 OCTAL BUS TR A N SC EIVER W IT H 3 -S T A T E O U TPU T IN V E R T E D ' 6249827 MITSUBISHI (DGTL L O GI C) DESCRIPTION The M 74ALS640A-1P is a semiconductor integrated cir
|
OCR Scan
|
PDF
|
74ALS640A-1P
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
8 pin dip j k flipflop ic
M74ALS04
|
Untitled
Abstract: No abstract text available
Text: MITSUBISHI ALSTTLs _ . M MI TSU BISHI -CDGTL LOGIC} 7 4 A L S I Q lit! DEl bdnocc U Duìcvià â P h flT~ HEX INVERTING BUFFER W ITH OPEN COLLECTOR OUTPUT 7 ^ DESCRIPTION / 3 - / ^ PIN CONFIGURATION TOP VIEW Th e M 7 4 A L S 1 0 0 5 P is a s e m ic o n d u c to r in te g ra te d c ir
|
OCR Scan
|
PDF
|
150mil
16P2P
16-PIN
T-90-20
20P2V
20-PIN
300mll
|
l54c
Abstract: DT070
Text: MITSUBISHI ÍDGTL LOGIC} "il Ï Ë | ^24^027 0012303 O j ~ MITSUBISHI ALSTTLs M 7 4 A L S 1 1 4 A P T “ 9 6 > ’O t7 ~ O t7 • _ DUAL J-K NEGATIVE EDGE-TRIGGERED FLIP-FLOP W ITH SET. COMMON RESET AND COMMON CLOCK 6249827 MITSUBISHI CDGTL LOGIC DESCRIPTION
|
OCR Scan
|
PDF
|
M74ALS114AP
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
l54c
DT070
|
Untitled
Abstract: No abstract text available
Text: MITSUBISHI ALSTTLs i # O C * “ M 7 4 A L S 6 Z 3 A - 1 P -7 ^ 5 2 - 3 / OCTAL BUS TRANSCEIVER W ITH 3-STATE OUTPUT NONINVERTED 6249827 MITSUBISHI CDGTL LOGIC) DESCRIPTION The M74ALS623A-1P is a semiconductor integrated circuit c o n s is tin g of eight bus transm itter/receiver
|
OCR Scan
|
PDF
|
M74ALS623A-1P
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
|
LS1241
Abstract: No abstract text available
Text: MITSUBISHI ALSTTLs l y S2 49 8 2 7 MIT SU BI S HI i T i i • a <DGTL LOGIC « OID ü <i J \ 12737 p D OCTAL B U FFER /LIN E D R IV E R W IT H 3-STATE O UTPUT NONIN V E R TE D ) DESCRIPTION The M74ALS1241AP is a semiconductor integrated circuit consisting of two blocks of buffers with 3-state
|
OCR Scan
|
PDF
|
M74ALS1241AP
M74ALS241AP
--15mA)
150mil
16P2P
16-PIN
T-90-20
20P2V
20-PIN
LS1241
|
M74ALS1008AP
Abstract: M74ALS1008
Text: MITSUBISHI ALSTTLs _ M 7 4 A L S 1 P 0 8 A P MITSUBISHI {DGTL LOGIC} TI D E J ^24^027 DGlETaG 3 D QUADRUPLE 2-IN P U T POSITIVE AND BUFFER i / DESCRIPTION PIN CONFIGURATION TOP VIEW The M74ALS1008AP is a semiconductor integrated cir cuit consisting of four 2-input positive-logic AND buffer
|
OCR Scan
|
PDF
|
M74ALS1008AP
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
M74ALS1008
|
M74ALS38AP
Abstract: L-1146 L1146 mitsubishi buffer gate nand
Text: M IT S U B IS H I ALSTTLs M 74A LS 1003A P QUADRUPLE 2-IN P U T POSITIVE NAND BUFFER W ITH OPEN COLLECTOR O U T P U T 6249827 MITSUBISHI CDGTL LOGIC 91D 12714 DESCRIPTION D PIN CONFIGURATION TOP VIEW) The M74ALS1003AP is a semiconductor integrated cir
|
OCR Scan
|
PDF
|
M74ALS1003AP
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
M74ALS38AP
L-1146
L1146
mitsubishi buffer gate nand
|
Untitled
Abstract: No abstract text available
Text: MITSUBISHI -CDGTL LOGIC} TI DFIt.SM'ìflE? Q01ES1Q 3 MITSUBISHI ALSTTLs M 74A L S 323P 6249827 MITSUBISHI 910 DGTL LOGIC 12510 D 8 -B IT UNIVERSAL SHIFT/STORAGE REGISTER W ITH 3-STATE OUTPUT DESCRIPTION PIN CONFIGURATION (TOP VIEW) The M 74ALS323P is a semiconductor integrated circuit
|
OCR Scan
|
PDF
|
Q01ES1Q
74ALS323P
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
|
Untitled
Abstract: No abstract text available
Text: M IT S U B IS H I ALSTTLs ? v ^> . 0 0 M 7 4 A L S 6 4 5 A - 1 P O C T A L B U S T R A N S C E IV E R W IT H 3 -S T A T E O U T P U T N O N IN V E R T E D 6249827 MITSUBTSHI 1 —- . CDOfT~LOGrc7 DESCRIPTION The M 74ALS645A-1P is a semiconductor integrated cir
|
OCR Scan
|
PDF
|
74ALS645A-1P
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
|
L1146
Abstract: 74ALS1004
Text: MITSUBISHI ALSTTLs M 74ALS1004P MITSUBI SHI ÍDGTL LOGIC} TI d e J a a ia ? ib i | ~ HEX IN V E R TIN G DR IVER 7^ y j ' / r DESCRIPTION PIN CONFIGURATION TOP VIEW The M 74ALS1004P is a sem iconductor integrated cir cuit consistning of six buffers with inverted outputs.
|
OCR Scan
|
PDF
|
74ALS1004P
74ALS1004P
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
L1146
74ALS1004
|
74ALS573AD
Abstract: 74ALS574AD
Text: M ITSUBISHI ALSTTLs r M 7 4 A L S 1 6 4 5 A P D e | bSMTfla? DDia77T 3 MITSUBISHI -CDGTL LOGIC} OCTAL BUS TR A N SC EIVER W IT H 3-STATE O U TPUT N O N IN VERTED - 7 “' » DESCRIPTION The M74ALS1645AP is a semiconductor integrated cir cuit consisting of eight bus transmitter/receiver circuits
|
OCR Scan
|
PDF
|
DDia77T
M74ALS1645AP
M74ALS645AP
-15mA)
150mil
16P2P
16-PIN
T-90-20
20P2V
74ALS573AD
74ALS574AD
|
|
74ALS576
Abstract: No abstract text available
Text: -O S ' & MITSUBISHI ALSTTLs M 74A LS 576A P o80 Í < ° o ^ <'96 OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOP 3AÍITH 3-STATE OUTPUT INVERTED » S * ’ “'* 6249827 MITSUBISHI CDGTL LO GI C) DESCRIPTION 9 1D 12604 D PIN CONFIGURATION (TOP VIEW) OUTPUT CONTROL 'oc - E
|
OCR Scan
|
PDF
|
M74ALS576AP
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mll
74ALS576
|
74ALS131
Abstract: 74als245a
Text: MITSUBISHI -CDGTL LOGIC} 11 DE| ^541057 □OISMflñ B r M ITSU B IS H I A LS TTLs s i& , * c M p 7 4 A L S 2 5 1 P • •T-66-21-53 _ 8-LINE TO 1-LINE DATA SELECTOR /M U LTIP LEXER W ITH 3-STATE OUTPUT "6249827 M I T S U B I S H I <DGTL LO GI C
|
OCR Scan
|
PDF
|
M74ALS251P
T-66-21-53
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
74ALS131
74als245a
|
Untitled
Abstract: No abstract text available
Text: MITSUBISHI íDGTL LOGIcTtL ¿il ^54=1027 D015S31 0"T p -* • ■ MITSUBISHI ALSTTLs M 74A LS466A P 7 OCTAL BUFFER W ITH 3-STATE OUTPUT INVERTED 9 1D 12531 6249827 MITSUBISHI CDGTL LOGIC) DESCRIPTION The M74ALS466AP is a semiconductor integrated circuit
|
OCR Scan
|
PDF
|
M74ALS466AP
LS466A
--15mA)
16P2P
16-PIN
150mil
T-90-20
20P2V
20-PIN
300mil
|
M74ALS27P
Abstract: No abstract text available
Text: MITSUBISHI de| -CDGTL LOGIC} bs m a a ? o d i ^ s s b W ~ MITSUBISHI ALSTTLs M74ALS27P 6249827 MITSUBISHI DGTL LOGIC 9 1D 12355 D TR IP LE 3 -IN P U T P O S IT IV E NOR GATE T ' Ÿ3 -/5 DESCRIPTION Th e M 7 4A L S 27P is a sem ic o n d u c to r in teg rated circu it
|
OCR Scan
|
PDF
|
M74ALS27P
150mil
16P2P
16-PIN
T-90-20
20P2V
300mil
M74ALS27P
|
mitsubishi 32 pin SOP
Abstract: No abstract text available
Text: M IT S U B IS H I ALSTTLs _ _ MITSUBISHI iDGTL LOGIC} M 7 4 A L S 6 4 1 A P ]>F| b24Tfl2? D015b4D 5 |~ OCTAL BUS TRANSCEIVER W ITH OPEN COLLECTOR OUTPUT NONINVERTED - T DESCRIPTION The M74ALS641AP is a semiconductor integrated circuit
|
OCR Scan
|
PDF
|
b24Tfl2?
D015b4D
M74ALS641AP
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
mitsubishi 32 pin SOP
|
M74ALS373P
Abstract: ls373p
Text: MITSUBIS HI -CDGTL LOGIC} Tl D e I kEMTflS? OGiaSSl ñ W ~ MITSUB JBISHI ALSTTLs . p P > 0 0 ° M 7 4 A L S T 3 7 3 P 7-•/¿,-07-oS' OCTAL D -T Y P E TR A N S PA R E N T LATCH W IT H 3 -S T A T E O U TPU T N O N IN V E R TE D 6 2498 27 M ITSUBISHI 9 1D 12521
|
OCR Scan
|
PDF
|
M74ALS373P
-07-oS'
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
ls373p
|
LS468A
Abstract: dt-55 X1145
Text: "ÏËJ bSMTûË? 0015S37 1 MITSUBISHI -CDGTL LOGIC} MITSUBISHI ALSTTLs ,V C ^ M 74A LS468A P T -S 2 -0 7 OCTAL BUFFER WITH 3-STATE OUTPUT INVERTED) it s * * 6 24 9 8 2 7 M IT SU BIS HI 9 1D <DGTL LOGIC) DESCRIPTION The M74ALS468AP is a semiconductor integrated circuit
|
OCR Scan
|
PDF
|
0015S37
LS468A
M74ALS468AP
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
E--07
dt-55
X1145
|
74ALS644
Abstract: 9020 8-pin SOP 74ALS643
Text: MITSUBISHI -CDGTL LOGICI TI T È I t .2 4 T ñ 5 V Q Q l^ m i 1 M IT S U B IS H I ALSTTLs M 74A L S 644A P 624 98 27 MITSU BIS HI CDGTL LOGIC .910 12649 D '_ OCTAL BUS TRANSCEIVER W ITH OPEN COLLECTOR OUTPUT - T DESCRIPTION ^ S X i- 3 / PIN CONFIGURATION TOP VIEW)
|
OCR Scan
|
PDF
|
74ALS644AP
16P2P
16-PIN
150mil
aG127fl7
T-90-20
20P2V
20-PIN
300mil
74ALS644
9020 8-pin SOP
74ALS643
|
DEI 1144
Abstract: No abstract text available
Text: TÉ | MITSUBISHI -CDGTL L O G I O 0 D 1 2 4 7 CJ MITSUBISHI ALSTTLs * 0 0 M 6249827 MITSUBISHI 7 4 A L S 2 4 4 A <DGTL L O GI C - 1 P 91D 12479 OCTAL BUFFER/LINE DRIVER W IT IÌ 3-STATE OUTPUT NONINVERTED) DESCRIPTION The M 74ALS244A-1P is a sem iconductor integrated cir
|
OCR Scan
|
PDF
|
0D1247C
74ALS244A-1P
16P2P
16-PIN
150mil
T-90-20
20P2V
300mil
DEI 1144
|
LS575
Abstract: No abstract text available
Text: 7 ^ Y 6 '0 r? ’^ 0 5 " ÿ S MITSUBISHI ALSTTLs M 74A LS 575A P > ? & }. O .o«*8 ' 0 OCTAL D -T Y P E EDGE-TRIGGERED FLIP-FLO P W IT H 3 -S T A T E O U T P U T AND SYNCHRONOUS R ESET N O N IN V E R T E D 6249827 MITSUBISHI (DGTL LO GI C) 9 1D DESCRIPTION
|
OCR Scan
|
PDF
|
M74ALS575AP
16P2P
16-PIN
150mil
aG127fl7
T-90-20
20P2V
20-PIN
300mil
LS575
|