AN59
Abstract: PDSP1601 PDSP16116 PDSP16116A PDSP16318 Application of dsp in sonar for m.sc i-C4H10
Text: AN59 A High Resolution FFT Processor Application Note AN59 ISSUE 2.0 July 1993 The PDSP16116A has been designed with an integral Block Floating Point system which can be used, in conjunction with other Zarlink Semiconductor PDSP parts, to process FFTs with a combination of speed and accuracy previously unobtainable. All the
|
Original
|
PDF
|
PDSP16116A
20MHz
259us
118us
AN59
PDSP1601
PDSP16116
PDSP16318
Application of dsp in sonar for m.sc
i-C4H10
|
Untitled
Abstract: No abstract text available
Text: PDSP16116/A/MC PDSP16116/A/MC 16 By 16 Bit Complex Multiplier DS3858 - 3.0 June 2000 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
|
parallel Multiplier Accumulator based on Radix-2
Abstract: DS3707 PDSP16116 PDSP16116A PDSP16318A subtractor using TTL CMOS GG144 4 bit binary full adder and subtractor 32-bit adder block diagram for barrel shifter
Text: PDSP16116 16 X 16 Bit Complex Multiplier Supersedes October 1996 version, DS3707 - 4.2 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications.
|
Original
|
PDF
|
PDSP16116
DS3707
PDSP16116
32-bit
PDSP16116A
PDSP16318A,
20MHz
20-bit
parallel Multiplier Accumulator based on Radix-2
PDSP16318A
subtractor using TTL CMOS
GG144
4 bit binary full adder and subtractor
32-bit adder
block diagram for barrel shifter
|
ALU of 4 bit adder and subtractor
Abstract: MIL-883 PDSP16116 PDSP16116A PDSP16318 logic diagram to setup adder and subtractor using
Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
ALU of 4 bit adder and subtractor
MIL-883
PDSP16318
logic diagram to setup adder and subtractor using
|
BUTTERFLY DSP
Abstract: WI13 IC5-H10 dar5 AN59 PDSP1601 PDSP16116 PDSP16116A PDSP16318 BR13
Text: AN59 A High Resolution FFT Processor Application Note AN59 ISSUE 2.0 July 1993 The PDSP16116A has been designed with an integral Block Floating Point system which can be used, in conjunction with other Zarlink Semiconductor PDSP parts, to process FFTs with a combination of speed and accuracy previously unobtainable. All the
|
Original
|
PDF
|
PDSP16116A
20MHz
259us
118us
BUTTERFLY DSP
WI13
IC5-H10
dar5
AN59
PDSP1601
PDSP16116
PDSP16318
BR13
|
Untitled
Abstract: No abstract text available
Text: PDSP16116/A OCTOBER 1996 DS3707 - 4.2 PDSP16116/A 16 BY 16 BIT COMPLEX MULTIPLIER Supersedes version October 1995 verison, DS3707 - 3.0 The PDSP16116A will multiply two complex (16 + 16) bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The
|
Original
|
PDF
|
PDSP16116/A
DS3707
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
|
32 bit adder
Abstract: PDSP16116 MIL-883 PDSP16116A PDSP16318
Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
32 bit adder
MIL-883
PDSP16318
|
FULL SUBTRACTOR using 41 MUX
Abstract: "Overflow detection"
Text: PDSP16318 MC PDSP16318 MC Complex Accumulator DS3761 ISSUE 2.1 The PDSP16318 contains two independent 20-bit Adder/ Subtractors combined with accumulator registers and shift structures. The four port architecture permits full 10MHz throughout in FFT and filter applications.
|
Original
|
PDF
|
PDSP16318
DS3761
20-bit
10MHz
PDSP16318s
PDSP16112A
100ns
GC100
FULL SUBTRACTOR using 41 MUX
"Overflow detection"
|
YR13
Abstract: PDSP16116
Text: PDSP16116 16 X 16 Bit Complex Multiplier DS3707 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications. The PDSP16116A variant will multiply two complex 16116
|
Original
|
PDF
|
PDSP16116
DS3707
PDSP16116
32-bit
PDSP16116A
PDSP16318A,
20MHz
20-bit
YR13
|
4 bit barrel shifter circuit for left shift
Abstract: No abstract text available
Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
4 bit barrel shifter circuit for left shift
|
block diagram of 32 bit array multiplier
Abstract: sonar block diagram 32 bit adder block diagram of 16 bit array multiplier 32-bit adder 16 point FFT butterfly 144 pin pga "multiplier accumulator" sonar radar block diagram
Text: PDSP16116/A/MC PDSP16116/A/MC 16 By 16 Bit Complex Multiplier DS3858 - 3.0 June 2000 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
block diagram of 32 bit array multiplier
sonar block diagram
32 bit adder
block diagram of 16 bit array multiplier
32-bit adder
16 point FFT butterfly
144 pin pga
"multiplier accumulator"
sonar
radar block diagram
|
144 pin pga
Abstract: PDSP16116 PDSP16116A PDSP16318 diode b10
Text: PDSP16116/A/MC PDSP16116/A/MC 16 By 16 Bit Complex Multiplier Supersedes July 1993 version, DS3858 - 1.0 DS3858 - 2.0 October 1998 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
144 pin pga
PDSP16318
diode b10
|
Untitled
Abstract: No abstract text available
Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
|
"Overflow detection"
Abstract: FULL SUBTRACTOR using 41 MUX
Text: PDSP16318 MC PDSP16318 MC Complex Accumulator DS3761 ISSUE 2.1 The PDSP16318 contains two independent 20-bit Adder/ Subtractors combined with accumulator registers and shift structures. The four port architecture permits full 10MHz throughout in FFT and filter applications.
|
Original
|
PDF
|
PDSP16318
DS3761
20-bit
10MHz
PDSP16318s
PDSP16112A
100ns
GC100
"Overflow detection"
FULL SUBTRACTOR using 41 MUX
|
|
FULL SUBTRACTOR using 41 MUX
Abstract: PDSP16318A MIL-883 PDSP16116 PDSP16116A 32 bit barrel shifter circuit diagram using mux DIODE bfp 86 GC144 YR13
Text: PDSP16116 16 X 16 Bit Complex Multiplier DS3707 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications. The PDSP16116A variant will multiply two complex 16116
|
Original
|
PDF
|
PDSP16116
DS3707
PDSP16116
32-bit
PDSP16116A
PDSP16318A,
20MHz
20-bit
FULL SUBTRACTOR using 41 MUX
PDSP16318A
MIL-883
32 bit barrel shifter circuit diagram using mux
DIODE bfp 86
GC144
YR13
|
subtractor using TTL CMOS
Abstract: ALU of 4 bit adder and subtractor implementing ALU with adder/subtractor B.A pass course date sheet logic diagram to setup adder and subtractor m6 90 v-0 MIL-883 PDSP16116 PDSP16116A PDSP16318
Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.
|
Original
|
PDF
|
PDSP16116/A/MC
DS3858
PDSP16116A
PDSP16116/A
PDSP16318,
10MHz
PDSP16116
PDSP16318s
subtractor using TTL CMOS
ALU of 4 bit adder and subtractor
implementing ALU with adder/subtractor
B.A pass course date sheet
logic diagram to setup adder and subtractor
m6 90 v-0
MIL-883
PDSP16318
|
bfp 11A diode
Abstract: No abstract text available
Text: Si GEC PLESSEY S I M I t O N I L C T O H S P D S P 1 6 1 1 6 /A 16 BY 16 BIT COMPLEX MULTIPLIER Supersedes version October 1995 verison, DS3707 - 3.0) The PQSP16116A will multiply two complex (1 6 + 1 6 ) bit words every 50ns and can be configured to output the
|
OCR Scan
|
PDF
|
DS3707
PQSP16116A
PDSP16116/A
PDSP16318,
PDSP16116A
10MHz
PDSP16116MC
bfp 11A diode
|
Untitled
Abstract: No abstract text available
Text: Si GEC P L E S S E Y OCTOBER 1997 S E M I C O N D U C T O R S DS3707 - 5.3 P D S P 16 116 16X16 BIT COMPLEX MULTIPLIER Supersedes October 1996 version, DS3707 - 4.2 The PDSP16116 contains four 1 6 x1 6 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup
|
OCR Scan
|
PDF
|
DS3707
16X16
PDSP16116
32-bit
PDSP16116A
PDSP16318A,
20MHz
20-bit
|
FULL SUBTRACTOR using 41 MUX
Abstract: DS3707 32 bit barrel shifter circuit diagram using multi bfp mark diode YI11 MT52L1G32D4PG-107 WT:B TR
Text: MITEL PD SP16116 16 X 16 Bit Complex Multiplier SEMICONDUCTOR Supersedes O ctober 1996 version, DS3707 - 4.2 DS3707 - 5.3 O ctober 1997 The PDSP16116 contains four 16x16 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup
|
OCR Scan
|
PDF
|
SP16116
DS3707
PDSP16116
16x16
32-bit
PDSP16116A
PDSP16318A,
20MHz
FULL SUBTRACTOR using 41 MUX
32 bit barrel shifter circuit diagram using multi
bfp mark diode
YI11
MT52L1G32D4PG-107 WT:B TR
|
DS3707
Abstract: No abstract text available
Text: M ITEL PD SP16116 16 X 16 Bit Complex Multiplier SE M IC O N D U C T O R Supersedes October 1996 version, DS3707 - 4.2 DS3707 - 5.3 October 1997 The PDSP16116 contains four 1 6 x1 6 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup
|
OCR Scan
|
PDF
|
SP16116
DS3707
PDSP16116
32-bit
PDSP16116A
PDSP16318A,
20MHz
20-bit
|
aeg diode Si 11 n
Abstract: No abstract text available
Text: Si GEC P L E S S E Y S f M I C. O IN D ADVANCE INFORMATION L C T O R S P D S P 1 6 1 1 6 /A 16 BY 16 BIT COMPLEX MULTIPLIER Supersedes version in December 1993 Digital Video & Digital Signal Processing 1C Handbook, HB3923-1) The PDSP16116A will m ultiply tw o complex (16 + 1 6 ) bit
|
OCR Scan
|
PDF
|
HB3923-1)
PDSP16116A
PDSP16116/A
PDSP16116C0
PDSP16116B0
PDSP16116
PDSP16116MCGGDR
PDSP16116AC0
aeg diode Si 11 n
|
ALU of 4 bit adder and subtractor
Abstract: diode GG 66 "Overflow detection"
Text: PDSP16318 M C MITEL Complex Accumulator SE M IC O N D U C T O R Supersedes April 1993 version, DS3761 - 1.2 DS3761 - 2.1 November 1998 The PDSP16318 contains two independent 20-bit Adder/ Subtractors combined with accumulator registers and shift structures. The four port architecture permits full 10MHz
|
OCR Scan
|
PDF
|
DS3761
PDSP16318
20-bit
10MHz
PDSP16318s
PDSP16112A
100ns
512jas.
ALU of 4 bit adder and subtractor
diode GG 66
"Overflow detection"
|
Untitled
Abstract: No abstract text available
Text: M IT E L PDSP16318 MC SE M IC O N D U C T O R Complex Accumulator DS3761 - 2.1 Supersedes April 1993 version, DS3761 - 1.2 Novem ber 1998 The PDSP16318 contains two independent 20-bit Adder/ Subtractors combined with accumulator registers and shift structures. The four port architecture permits full 10MHz
|
OCR Scan
|
PDF
|
PDSP16318
DS3761
20-bit
10MHz
PDSP16318s
PDSP16112A
100ns
512ns.
|
Untitled
Abstract: No abstract text available
Text: DIGITAL VIDEO & DIGITAL SIGNAL PROCESSING IC Handbook GEC P L E S S E Y SEMICONDUCTORS Foreword GEC Plessey Semiconductors has substantially increased its activities in Digital Video developments since the last issue of this handbook in December 1993 . A
|
OCR Scan
|
PDF
|
115th
|