Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    KM48S32230A Search Results

    KM48S32230A Datasheets (11)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    KM48S32230AT-F10 Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-F8 Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-FH Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-FL Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-G10 Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-G8 Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-G/F8 Samsung Electronics 8M x 8-Bit x 4 Banks Synchronous DRAM Original PDF
    KM48S32230AT-G/FA Samsung Electronics 8M x 8-Bit x 4 Banks Synchronous DRAM Original PDF
    KM48S32230AT-G/FL Samsung Electronics 8M x 8-Bit x 4 Banks Synchronous DRAM Original PDF
    KM48S32230AT-GH Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF
    KM48S32230AT-GL Samsung Electronics 8M x 8 Bit x 4 Banks Synchronous DRAM Scan PDF

    KM48S32230A Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    Untitled

    Abstract: No abstract text available
    Text: KM48S32230A CMOS SDRAM 256Mbit SDRAM 8M x 8bit x 4 Banks Synchronous DRAM LVTTL Revision 0.4 JUN 1999 * Samsung Electronics reserves the right to change products or specification without notice. Rev. 0.4 JUN 1999 KM48S32230A CMOS SDRAM Revision History Revision 0.1 Jan. 05, 1999


    Original
    KM48S32230A 256Mbit A10/AP PDF

    RA12

    Abstract: No abstract text available
    Text: Preliminary CMOS SDRAM KM48S32230A 8M x 8Bit x 4 Banks Synchronous DRAM FEATURES GENERAL DESCRIPTION • JEDEC standard 3.3V power supply The KM48S32230A is 268,435,456 bits synchronous high data rate Dynamic RAM organized as 8 x 8,392,608 words by 8 bits,


    Original
    KM48S32230A KM48S32230A A10/AP RA12 PDF

    RA12

    Abstract: No abstract text available
    Text: KM48S32230A Preliminary PC133 CMOS SDRAM Revision History Revision 0.0 Jan., 1999 • PC133 first published. REV. 0 Jan. '99 Preliminary PC133 CMOS SDRAM KM48S32230A 8M x 8Bit x 4 Banks Synchronous DRAM FEATURES GENERAL DESCRIPTION • JEDEC standard 3.3V power supply


    Original
    KM48S32230A PC133 KM48S32230A A10/AP RA12 PDF

    RA12

    Abstract: ICC3P
    Text: KM48S32230A CMOS SDRAM 256Mbit SDRAM 8M x 8bit x 4 Banks Synchronous DRAM LVTTL Revision 0.3 May 1999 * Samsung Electronics reserves the right to change products or specification without notice. Rev. 0.3 May 1999 KM48S32230A CMOS SDRAM Revision History Revision 0.1 Jan. 05, 1999


    Original
    KM48S32230A 256Mbit A10/AP RA12 ICC3P PDF

    Untitled

    Abstract: No abstract text available
    Text: PC100 Unbuffered DIMM KMM366S6453AT Revision History Revision 0.1 March 23, 1999 • Package dimension and Capacitance changed. Revision 0.2 (June 11, 1999) • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER.


    Original
    KMM366S6453AT PC100 118DIA 000DIA 32Mx8 KM48S32230AT PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S3253ATS PC100 Unbuffered DIMM Revision History Revision 0.1 June 7, 1999 Package dimension and Capacitance changed. Revision 0.2 (July 5, 1999) • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER.


    Original
    KMM374S3253ATS PC100 118DIA 000DIA 32Mx8 KM48S32230AT PDF

    Untitled

    Abstract: No abstract text available
    Text: PC100 Unbuffered DIMM KMM366S3253ATS Revision History Revision 0.1 June 7, 1999 • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER. • Eliminated FREQUENCY vs.PARAMETER RELATIONSHIP TABLE.


    Original
    KMM366S3253ATS PC100 118DIA 000DIA 32Mx8 KM48S32230AT PDF

    KMM374S3253ATS-GA

    Abstract: No abstract text available
    Text: KMM374S3253ATS PC133 Unbuffered DIMM Revision History Revision 0.0 May, 1999 • PC133 first published. REV. 0 May 1999 KMM374S3253ATS PC133 Unbuffered DIMM KMM374S3253ATS SDRAM DIMM 32Mx72 SDRAM DIMM with ECC based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD


    Original
    KMM374S3253ATS PC133 KMM374S3253ATS 32Mx72 32Mx8, KMM374S3253ATS-GA PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S3253ATS PC100 Unbuffered DIMM Revision History Revision 0.1 June 7, 1999 • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER. • Eliminated FREQUENCY vs.PARAMETER RELATIONSHIP TABLE.


    Original
    KMM374S3253ATS PC100 118DIA 000DIA 32Mx8 KM48S32230AT PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S6453AT PC100 Unbuffered DIMM Revision History Revision 0.1 March 23, 1999 • Package dimension and Capacitance changed. Revision 0.2 (June 11, 1999) • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER.


    Original
    KMM374S6453AT PC100 118DIA 000DIA 19Min) 32Mx8 KM48S32230AT PDF

    KMM366S924BTS

    Abstract: 64Mb samsung SDRAM pc133 sdram pc133 SDRAM DIMM KMM366S1723ATS-GA KMM374S823DTS-GA KM416S8030BT
    Text: PC133 Unbuffered DIMM SERIAL PRESENCE DETECT Unbuffered SDRAM DIMM 168pin PC133 4Layer SPD Specification REV. 0.2 Nov. 1999 REV. 0.2 Nov. 1999 PC133 Unbuffered DIMM SERIAL PRESENCE DETECT KMM366S823DTS-GA ¡Ü ¡Ü ¡Ü ¡Ü ¡Ü ¡Ü ¡Ü ¡Ü Organization : 8Mx64


    Original
    PC133 168pin) KMM366S823DTS-GA 8Mx64 KM48S8030DT-GA 375mil 4K/64ms 128byte KMM366S924BTS 64Mb samsung SDRAM pc133 sdram pc133 SDRAM DIMM KMM366S1723ATS-GA KMM374S823DTS-GA KM416S8030BT PDF

    KMM366S3253TS-GA

    Abstract: No abstract text available
    Text: KMM366S3253ATS PC133 Unbuffered DIMM Revision History Revision 0.0 May., 1999 • PC133 first published. REV. 0 May 1999 KMM366S3253ATS PC133 Unbuffered DIMM KMM366S3253ATS SDRAM DIMM 32Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD


    Original
    KMM366S3253ATS PC133 KMM366S3253ATS 32Mx64 32Mx8, KMM366S3253TS-GA PDF

    Untitled

    Abstract: No abstract text available
    Text: PC100 Unbuffered DIMM KMM366S6453AT Revision History Revision 0.1 March 23, 1999 • Package dimension and Capacitance changed. Revision 0.2 (June 11, 1999) • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER.


    Original
    KMM366S6453AT PC100 118DIA 000DIA 32Mx8 KM48S32230AT PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S6453AT PC100 Unbuffered DIMM Revision History Revision 0.1 March 23, 1999 • Package dimension and Capacitance changed. Revision 0.2 (June 11, 1999) • Skip ICC4 value of CL=2 in DC characteristics in datasheet. • Define a new parameter of tDAL( 2CLK +20ns), Last data in to Active delay in OPERATING AC PARAMETER.


    Original
    KMM374S6453AT PC100 118DIA 000DIA 19Min) 32Mx8 KM48S32230AT PDF

    Untitled

    Abstract: No abstract text available
    Text: KM48S32230A CMOS SDRAM 256Mbit SDRAM 8M X 8bit X 4 Banks Synchronous DRAM LVTTL Revision 0.2 January 1999 Samsung Electronics reserves the right to change products or specification without notice. REV. 0.2 Jan. '99 KM48S32230A CMOS SDRAM R evision H isto ry


    OCR Scan
    KM48S32230A 256Mbit 10/AP PDF

    Untitled

    Abstract: No abstract text available
    Text: Preliminary CMOS SDRAM KM48S32230A 8M X 8Bit X 4 Banks Synchronous DRAM FEATURES GENERAL DESCRIPTION • JEDEC standard 3.3V power supply The KM48S32230A is 268,435,456 bits synchronous high data • LVTTL compatible with multiplexed address rate Dynamic RAM organized as 8 x 8,392,608 words by 8 bits,


    OCR Scan
    KM48S32230A KM48S32230A PDF

    Untitled

    Abstract: No abstract text available
    Text: Preliminary CMOS SDRAM KM48S32230A 8M x 8Bit x 4 Banks Synchronous DRAM FEATURES GENERAL DESCRIPTION • JEDEC standard 3.3V power supply The KM48S32230A is 268,435,456 bits synchronous high data • LVTTL compatible with multiplexed address rate Dynamic RAM organized as 8 x 8,392,608 words by 8 bits,


    OCR Scan
    KM48S32230A KM48S32230A 10/AP PDF

    RA12

    Abstract: No abstract text available
    Text: Preliminary CMOS SDRAM KM48S32230A 8M X 8 Bit X 4 Banks Synchronous DRAM FEATURES GENERAL DESCRIPTION • J E D E C s ta n d a rd 3 .3 V p o w e r s u p p ly T h e K M 4 8 S 3 2 2 3 0 A is 2 6 8 ,4 3 5 ,4 5 6 b its s y n c h ro n o u s high d a ta • L V T T L c o m p a tib le w ith m u ltip le x e d a d d re s s


    OCR Scan
    KM48S32230A A10/AP RA12 PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM366S6453AT PC100 SDRAM MODULE KMM366S6453AT SDRAM DIMM 64Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD GENERAL DESCRIPTION FEATURE The Samsung KMM366S6453AT is a 64M bit x 64 Synchronous • Performance range Dynamic RAM high density memory module. The Samsung


    OCR Scan
    KMM366S6453AT KMM366S6453AT PC100 64Mx64 32Mx8, 400mil 168-pin PDF

    Untitled

    Abstract: No abstract text available
    Text: PC100 SDRAM MODULE KMM374S3253ATS KMM374S3253ATS SDRAM DIMM 32Mx72 SDRAM DIMM with ECC based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD GENERAL DESCRIPTION FEATURE The Samsung KMM374S3253ATS is a 32M bit x 72 Synchro­ • Performance range


    OCR Scan
    PC100 KMM374S3253ATS KMM374S3253ATS 32Mx72 32Mx8, 400mil 168-pin PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S3253AT PC100 SDRAM MODULE KMM374S3253AT SDRAM DIMM 32Mx72 SDRAM DIMM with ECC based on 32Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD FEATURE GENERAL DESCRIPTION The Samsung KMM374S3253AT is a 32M bit x 72 Synchro­ • Performance range


    OCR Scan
    KMM374S3253AT KMM374S3253AT PC100 32Mx72 32Mx8, 400mil 168-pin PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM366S3253AT PC100 SDRAM MODULE KMM366S3253AT SDRAM DIMM 32Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD FEATURE GENERAL DESCRIPTION The Samsung KMM366S3253AT is a 32M bit x 64 Synchro­ • Performance range nous Dynamic RAM high density memory module. The Sam ­


    OCR Scan
    KMM366S3253AT PC100 KMM366S3253AT 32Mx64 32Mx8, M366S3253AT-G8 125MHz 400mil PDF

    Untitled

    Abstract: No abstract text available
    Text: KMM374S3253AT PC100 SDRAM MODULE KMM374S3253AT SDRAM DIMM 32Mx72 SDRAM DIMM with ECC based on 32Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD FEATURE GENERAL DESCRIPTION The Samsung KMM374S3253AT is a 32M bit x 72 Synchro­ • Performance range


    OCR Scan
    KMM374S3253AT PC100 KMM374S3253AT 32Mx72 32Mx8, M374S3253AT-G8 100MHz KMM374S3253AT-GL 168-pin PDF

    km48s2020ct

    Abstract: S823B 4MX16 54-PIN u108h KM48S2020 44s16030
    Text: General Information CMOS DRAM A. Product Guide Component Density 16M 4th Part Number Org. KM44S4020CT 4Mx4 KM48S2020CT 2Mx8 KM416S1020CT 1Mx16 KM416S1021CT Speed G F *2 Package Avail. (TSOPII) LVTTL 4K 3.3 ±0.3 S/t-P/L/IO 8/H/L/10 44pin C/S c/s 2 Banks


    OCR Scan
    KM44S4020CT KM48S2020CT KM416S1020CT KM416S1021CT KM44S16020BT KM48S8020BT KM416S4020BT KM416S4021BT KM44S160308T KM48S8030BT S823B 4MX16 54-PIN u108h KM48S2020 44s16030 PDF